



# Contents

| Page | Section | Title                                 |
|------|---------|---------------------------------------|
| 5    | 1.      | Introduction                          |
| 6    | 1.1.    | VDP Applications                      |
| 7    | 2.      | Functional Description                |
| 7    | 2.1.    | Analog Front-End                      |
| 7    | 2.1.1.  | Input Selector                        |
| 7    | 2.1.2.  | Clamping                              |
| 7    | 2.1.3.  | Automatic Gain Control                |
| 7    | 2.1.4.  | Analog-to-Digital Converters          |
| 7    | 2.1.5.  | ADC Range                             |
| 7    | 2.1.6.  | Digitally Controlled Clock Oscillator |
| 7    | 2.1.7.  | Analog Video Output                   |
| 9    | 2.2.    | Adaptive Comb Filter                  |
| 10   | 2.3.    | Color Decoder                         |
| 10   | 2.3.1.  | IF-Compensation                       |
| 11   | 2.3.2.  | Demodulator                           |
| 11   | 2.3.3.  | Chrominance Filter                    |
| 11   | 2.3.4.  | Frequency Demodulator                 |
| 11   | 2.3.5.  | Burst Detection                       |
| 11   | 2.3.6.  | Color Killer Operation                |
| 11   | 2.3.7.  | PAL Compensation/1-H Comb Filter      |
| 12   | 2.3.8.  | Luminance Notch Filter                |
| 12   | 2.3.9.  | Skew Filtering                        |
| 13   | 2.4.    | Horizontal Scaler                     |
| 13   | 2.5.    | Black-Line Detector                   |
| 13   | 2.6.    | Test Pattern Generator                |
| 14   | 2.7.    | Video Sync Processing                 |
| 15   | 2.8.    | Display Part                          |
| 15   | 2.8.1.  | Luma Contrast Adjustment              |
| 15   | 2.8.2.  | Black Level Expander                  |
| 16   | 2.8.3.  | Dynamic Peaking                       |
| 17   | 2.8.4.  | Digital Brightness Adjustment         |
| 17   | 2.8.5.  | Soft Limiter                          |
| 17   | 2.8.6.  | Chroma Input                          |
| 17   | 2.8.7.  | Chroma Interpolation                  |
| 18   | 2.8.8.  | Chroma Transient Improvement          |
| 18   | 2.8.9.  | Inverse Matrix                        |
| 18   | 2.8.10. | RGB Processing                        |
| 18   | 2.8.11. | OSD Color Lookup Table                |
| 19   | 2.8.12. | Picture Frame Generator               |
| 19   | 2.8.13. | Priority Codec                        |
| 19   | 2.8.14. | Scan Velocity Modulation              |
| 19   | 2.8.15. | Display Phase Shifter                 |

2

# Contents, continued

| Page | Section   | Title                                                         |
|------|-----------|---------------------------------------------------------------|
| 21   | 2.9.      | Analog Back End                                               |
| 21   | 2.9.1.    | CRT Measurement and Control                                   |
| 22   | 2.9.2.    | SCART Output Signal                                           |
| 23   | 2.9.3.    | Average Beam Current Limiter                                  |
| 23   | 2.9.4.    | Analog RGB Insertion                                          |
| 24   | 2.9.5.    | Fast Blank Monitor                                            |
| 24   | 2.9.6.    | Half Contrast Control                                         |
| 24   | 2.10.     | IO Port Expander                                              |
| 26   | 2.11.     | Synchronization and Deflection                                |
| 26   | 2.11.1.   | Deflection Processing                                         |
| 26   | 2.11.2.   | Horizontal Phase Adjustment                                   |
| 28   | 2.11.3.   | Vertical and East/West Deflection                             |
| 28   | 2.11.4.   | Protection Circuitry                                          |
| 29   | 2.12.     | Reset Function                                                |
| 29   | 2.13.     | Standby and Power-On                                          |
| 30   | 3.        | Serial Interface                                              |
| 30   | 3.1.      | I <sup>2</sup> C-Bus Interface                                |
| 30   | 3.2.      | Control and Status Registers                                  |
| 43   | 3.2.1.    | Scaler Adjustment                                             |
| 45   | 3.2.2.    | Calculation of Vertical and East-West Deflection Coefficients |
| 46   | 4.        | Specifications                                                |
| 46   | 4.1.      | Outline Dimensions                                            |
| 46   | 4.2.      | Pin Connections and Short Descriptions                        |
| 48   | 4.3.      | Pin Descriptions                                              |
| 50   | 4.4.      | Pin Configuration                                             |
| 51   | 4.5.      | Pin Circuits                                                  |
| 53   | 4.6.      | Electrical Characteristics                                    |
| 53   | 4.6.1.    | Absolute Maximum Ratings                                      |
| 53   | 4.6.2.    | Recommended Operating Conditions                              |
| 54   | 4.6.3.    | Recommended Crystal Characteristics                           |
| 55   | 4.6.4.    | Characteristics                                               |
| 55   | 4.6.4.1.  | 5 MHz Clock Output                                            |
| 55   | 4.6.4.2.  | 20 MHz Clock Input/Output, External Clock Input (XTAL1)       |
| 56   | 4.6.4.3.  | Reset Input, Test Input                                       |
| 56   | 4.6.4.4.  | I <sup>2</sup> C-Bus Interface                                |
| 57   | 4.6.4.5.  | IO Port Expander                                              |
| 57   | 4.6.4.6.  | Analog Video Inputs                                           |
| 57   | 4.6.4.7.  | Analog Front-End and ADCs                                     |
| 59   | 4.6.4.8.  | Picture Bus Input                                             |
| 59   | 4.6.4.9.  | INTLC, Front Sync Output                                      |
| 59   | 4.6.4.10. | Main Sync Output                                              |
| 60   | 4.6.4.11. | Combined Sync Output                                          |

VDP 31xxB PRELIMINARY DATA SHEET

# Contents, continued

| Page | Section   | Title                               |
|------|-----------|-------------------------------------|
| 60   | 4.6.4.12. | Horizontal Flyback Input            |
| 60   | 4.6.4.13. | Horizontal Drive Output             |
| 60   | 4.6.4.14. | Vertical Protection Input           |
| 61   | 4.6.4.15. | Vertical Safety Input               |
| 61   | 4.6.4.16. | Vertical and East/West Drive Output |
| 61   | 4.6.4.17. | Sense A/D Converter Input           |
| 62   | 4.6.4.18. | Analog RGB and FB Inputs            |
| 63   | 4.6.4.19. | Half Contrast Switch Input          |
| 63   | 4.6.4.20. | Analog RGB Outputs, D/A Converters  |
| 66   | 4.6.4.21. | DAC Reference, Beam Current Safety  |
| 66   | 4.6.4.22. | Scan Velocity Modulation Output     |
| 67   | 5.        | Application Circuit                 |
| 68   | 6.        | Data Sheet History                  |

# Video, Display, and Deflection Processor

#### 1. Introduction

The VDP 31xxB is a Video IC family of high-quality single-chip video processors. Modular design and a submicron technology allow the economic integration of features in all classes of TV sets. The VDP 31xxB are based on functional blocks contained in the two chips VPC 3200A Video Processor and DDP 3300A Display and Deflection Processor.

Each member of the family contains the entire video, display, and deflection processing for 4:3 and 16:9, 50/60 TV sets. Its performance and flexibility allow the user to standardize his product development. Hardware and software applications can profit from the modularity, as well as manufacturing, systems support or maintenance. An overview ovf the VDP 31xxB video processor family is shown in Fig. 1–1.

|                     | Combfilter | apt. Comb | ama Mode | Picture Improv. | Scan Vel. Mod. | RGB Matrix | Insertion | Control |   |
|---------------------|------------|-----------|----------|-----------------|----------------|------------|-----------|---------|---|
| VDP 31xxB<br>Family | 1H Co      | 2H adapt. | Panorama | Pictur          | Scan           | Prog.      | RGBI      | Tube (  | ı |
| VDP 3104B           | ~          |           |          |                 |                |            | ~         | ~       |   |
| VDP 3108B           | ~          |           |          | ~               | ~              | 1          | ~         | 1       |   |
| VDP 3112B           | ~          | ~         |          | ~               | ~              | 1          | ~         | ~       |   |
| VDP 3116B           | ~          |           | 1        | ~               | ~              | 1          | ~         | 1       |   |
| VDP 3120B           | ~          | ~         | ~        | ~               | ~              | ~          | ~         | ~       |   |

Fig. 1-1: VDP 31xxB family overview



Fig. 1-2: Block diagram of the VDP 3120B

# 1.1. VDP Applications

As a member of the VDP 31xxB family, the VDP 3120B offers all video features necessary to design a state-of-the-art TV set:

## **Video Decoding**

- 4 composite inputs, 1 S-VHS input
- composite video & sync output
- integrated high-quality A/D converters
- adaptive 2H comb filter Y/C separator
- 1H NTSC comb filter
- multistandard color decoder (1 crystal)
- multistandard sync decoder
- black line decoder

# **Video Processing**

- horizontal scaling (0.25 to 4)
- panorama vision
- black level expander
- dynamic peaking
- soft limiter (gamma correction)
- color transient improvement

## **RGB Processing**

- programmable RGB matrix
- digital color bus interface
- additional analog RGB / fast blank input
- half-contrast switch
- picture frame generator

### **Deflection**

- scan velocity modulation output
- high-performance H/V deflection
- separate ADC for tube measurements
- EHT compensation

# Miscellaneous

- one 20.25 MHz crystal, few external components
- embedded RISC controller (80 MIPS)
- I<sup>2</sup>C-Bus Interface
- single 5 V power supply
- submicron CMOS technology
- 64-pin PSDIP package



## 2. Functional Description

# 2.1. Analog Front-End

This block provides the analog interfaces to all video inputs and mainly carries out analog-to digital conversion for the following digital video processing. A block diagram is given in Fig. 2–1.

Most of the functional blocks in the front-end are digitally controlled (clamping, AGC, and clock-DCO). The control loops are closed by the Fast Processor ('FP') embedded in the decoder.

### 2.1.1. Input Selector

Up to five analog inputs can be connected. Four inputs are for input of composite video or S-VHS luma signal. These inputs are clamped to the sync back porch and are amplified by a variable gain amplifier. One input is for connection of S-VHS carrier-chrominance signal. This input is internally biased and has a fixed gain amplifier.

# 2.1.2. Clamping

The composite video input signals are AC coupled to the IC. The clamping voltage is stored on the coupling capacitors and is generated by digitally controlled current sources. The clamping level is the back porch of the video signal. S-VHS chroma is also AC coupled. The input pin is internally biased to the center of the ADC input range.

#### 2.1.3. Automatic Gain Control

A digitally working automatic gain control adjusts the magnitude of the selected baseband by +6/–4.5 dB in 64 logarithmic steps to the optimal range of the ADC. The gain of the video input stage including the ADC is 213 steps/V with the AGC set to 0 dB.

## 2.1.4. Analog-to-Digital Converters

Two ADCs are provided to digitize the input signals. Each converter runs with 20.25 MHz and has 8 bit resolution. An integrated bandgap circuit generates the required reference voltages for the converters.

# 2.1.5. ADC Range

The ADC input range for the various input signals and the digital representation is given in Table 2–1 and Fig. 2–2. The corresponding output signal levels of the VDP 31xxB are also shown.

# 2.1.6. Digitally Controlled Clock Oscillator

The clock generation is also a part of the analog front end. The crystal oscillator is controlled digitally by the control processor; the clock frequency can be adjusted within  $\pm 150$  ppm.

# 2.1.7. Analog Video Output

The input signal of the Luma ADC is available at the analog video output pin. The signal at this pin must be buffered by a source follower. The output voltage is 2 V, thus the signal can be used to drive a 75  $\Omega$  line. The magnitude is adjusted with an AGC in 8 steps together with the main AGC.



Fig. 2-1: Analog front-end

Table 2–1: ADC input range for PAL input signal and corresponding signal ranges

|        | Signal       | Inp   | ut Level [m\ | / <sub>pp</sub> ] | ADC<br>Range | YC <sub>r</sub> C <sub>b</sub><br>Internal<br>Range |  |
|--------|--------------|-------|--------------|-------------------|--------------|-----------------------------------------------------|--|
|        |              | −6 dB | 0 dB         | +4.5 dB           | [steps]      | [steps]                                             |  |
| CVBS   | 100% CVBS    | 667   | 1333         | 2238              | 252          | _                                                   |  |
|        | 75% CVBS     | 500   | 1000         | 1679              | 213          | _                                                   |  |
|        | video (luma) | 350   | 700          | 1175              | 149          | 224                                                 |  |
|        | sync height  | 150   | 300          | 504               | 64           | _                                                   |  |
|        | clamp level  |       |              |                   | 68           | 16                                                  |  |
| Chroma | burst        |       | 300          |                   | 64           | _                                                   |  |
|        | 100% Chroma  |       | 890          |                   | 190          | 128±112                                             |  |
|        | 75% Chroma   |       | 670          |                   | 143          | 128±84                                              |  |
|        | bias level   |       |              |                   | 128          | 128                                                 |  |



Fig. 2-2: ADC ranges for CVBS/Luma and Chroma, PAL input signal

### 2.2. Adaptive Comb Filter

The adaptive comb filter is used for high-quality luminance/chrominance separation for PAL or NTSC signals. The comb filter improves the luminance resolution (bandwidth) and reduces interferences like cross-luminance and cross-color artifacts. The adaptive algorithm can eliminate most of the mentioned errors without introducing new artifacts or noise.

A block diagram of the comb filter is shown in Fig. 2–3. The filter uses two line delays to process the information of three adjacent video lines. To have a fixed phase relationship of the color subcarrier in the three channels, the system clock (20.25 MHz) is fractionally locked to the color subcarrier. This allows the processing of all color standards and substandards using a single crystal frequency.

The CVBS signal in the three channels is filtered at the subcarrier frequency by a set of bandpass/notch filters. The output of the three channels is used by the adaption logic to select the weighting that is used to reconstruct the luminance/chrominance signal from the 4 bandpass/notch filter signals. By using soft mixing of the 4 signals switching artifacts of the adaption algorithm are completely suppressed.

The comb filter uses the middle line as reference, therefore, the comb filter delay is one line. If the comb filter is switched off, the delay lines are used to pass the luma/chroma signals from the A/D converters to the luma/chroma outputs. Thus, the comb filter delay is always one line.

Various parameters of the comb filter are adjustable, hence giving to the user the ability to adjust his own desired picture quality. Two parameters (KY, KC) set the global gain of luma and chroma comb separately; these values directly weigh the adaption algorithm output. In this way, it is possible to obtain a luma/chroma separation ranging from standard notch/bandpass to full comb decoding.

The parameter KB allows to choose between the two proposed comb booster modes. This so-called feature widely improves vertical high to low frequency transitions areas, the typical example being a multiburst to dc change. For KB=0, this improvement is kept moderate, whereas, in case of KB=1, it is maximum, but the risk to increase the "hanging dots" amount for some given color transitions is higher.

Using the default setting, the comb filter has separate luma and chroma decision algorithms; it is however possible to switch the chroma comb factor to the current luma adaption output by setting CC to 1.

Another interesting feature is the programmable limitation of the luma comb amount; proper limitation, associated to adequate luma peaking, gives rise to an enhanced 2-D resolution homogeneity. This limitation is set by the parameter CLIM, ranging from 0 (no limitation) to 31 (max. limitation).

The DAA parameter (1:off, 0:on) is used to disable/enable a very efficient built-in "rain effect" suppressor; many comb filters show this side effect which gives some vertical correlation to a 2-D uniform random area, due to the vertical filtering. This unnatural-looking phenomenon is mostly visible on tuner images, since they are always corrupted by some noise; and this looks like rain.



Fig. 2-3: Block diagram of the adaptive comb filter

#### 2.3. Color Decoder

In this block, the standard luma/chroma separation and multi-standard color demodulation is carried out. The color demodulation uses an asynchronous clock, thus allowing a unified architecture for all color standards.

A block diagram of the color decoder is shown in Fig. 2–5. The luma as well as the chroma processing, is shown here. The color decoder provides also some special modes, e.g. wide band chroma format which is intended for S-VHS wide bandwidth chroma.

If the adaptive comb filter is used for luma chroma separation, the color decoder uses the S-VHS mode processing. The output of the color decoder is  $YC_rC_b$  in a 4:2:2 format.

### 2.3.1. IF-Compensation

With off-air or mistuned reception, any attenuation at higher frequencies or asymmetry around the color sub-carrier is compensated. Four different settings of the IF-compensation are possible:

- flat (no compensation)
- 6 dB/octave
- 12 dB/octave
- 10 dB/MHz

The last setting gives a very large boost to high frequencies. It is provided for SECAM signals that are decoded using a SAW filter specified originally for the PAL standard.



Fig. 2–4: Frequency response of chroma IF-compensation



Fig. 2-5: Color decoder

#### 2.3.2. Demodulator

The entire signal (which might still contain luma) is now quadrature-mixed to the baseband. The mixing frequency is equal to the subcarrier for PAL and NTSC, thus achieving the chroma demodulation. For SECAM, the mixing frequency is 4.286 MHz giving the quadrature baseband components of the FM modulated chroma. After the mixer, a lowpass filter selects the chroma components; a downsampling stage converts the color difference signals to a multiplexed half rate data stream.

The subcarrier frequency in the demodulator is generated by direct digital synthesis; therefore, substandards such as PAL 3.58 or NTSC 4.43 can also be demodulated.

#### 2.3.3. Chrominance Filter

The demodulation is followed by a lowpass filter for the color difference signals for PAL/NTSC. SECAM requires a modified lowpass function with bell-filter characteristic. At the output of the lowpass filter, all luma information is eliminated.

The lowpass filters are calculated in time multiplex for the two color signals. Three bandwidth settings (narrow, normal, broad) are available for each standard. The filter passband can be shaped with an extra peaking term at 1.25 MHz. For PAL/NTSC, a wide band chroma filter can be selected. This filter is intended for high bandwidth chroma signals, e.g. a nonstandard wide bandwidth S-VHS signal.



Fig. 2-6: Frequency response of chroma filters

# 2.3.4. Frequency Demodulator

The frequency demodulator for demodulating the SE-CAM signal is implemented as a CORDIC-structure. It calculates the phase and magnitude of the quadrature components by coordinate rotation.

The phase output of the CORDIC processor is differentiated to obtain the demodulated frequency. After the deemphasis filter, the Dr and Db signals are scaled to standard  $C_rC_b$  amplitudes and fed to the crossoverswitch

### 2.3.5. Burst Detection

In the PAL/NTSC-system the burst is the reference for the color signal. The phase and magnitude outputs of the CORDIC are gated with the color key and used for controlling the phase-lock-loop (APC) of the demodulator and the automatic color control (ACC) in PAL/NTSC. The ACC has a control range of +30...-6 dB.

For SECAM decoding, the frequency of the burst is measured. Thus, the current chroma carrier frequency can be identified and is used to control the SECAM processing. The burst measurements also control the color killer operation; they can be used for automatic standard detection as well.

## 2.3.6. Color Killer Operation

The color killer uses the burst-phase/burst-frequency measurement to identify a PAL/NTSC or SECAM color signal. For PAL/NTSC, the color is switched off (killed) as long as the color subcarrier PLL is not locked. For SECAM, the killer is controlled by the toggle of the burst frequency. The burst amplitude measurement is used to switch-off the color if the burst amplitude is below a programmable threshold. Thus, color will be killed for very noisy signals. The color amplitude killer has a programmable hysteresis.

# 2.3.7. PAL Compensation/1-H Comb Filter

The color decoder uses one fully integrated delay line. Only active video is stored.

The delay line application depends on the color standard:

- NTSC: 1-H comb filter **or** color compensation

PAL: color compensation

- SECAM: crossover-switch

In the NTSC compensated mode, Fig. 2–7 c), the color signal is averaged for two adjacent lines. Thus, crosscolor distortion and chroma noise is reduced. In the NTSC combfilter mode, Fig. 2–7 d), the delay line is in the composite signal path, thus allowing reduction of

cross-color components, as well as cross-luminance. The loss of vertical resolution in the luminance channel is compensated by adding the vertical detail signal with removed color information.



Fig. 2-7: NTSC color decoding options



Fig. 2–8: PAL color decoding options



Fig. 2-9: SECAM color decoding

#### 2.3.8. Luminance Notch Filter

If a composite video signal is applied, the color information is suppressed by a programmable notch filter. The position of the filter center frequency depends on the subcarrier frequency for PAL/NTSC. For SECAM, the notch is directly controlled by the chroma carrier frequency. This considerably reduces the cross-luminance. The frequency responses for all three systems are shown in Fig. 2–10.



PAL/NTSC notch filter



SECAM notch filter

**Fig. 2–10:** Frequency responses of the luma notch filter for PAL, NTSC, SECAM

# 2.3.9. Skew Filtering

The system clock is free-running and not locked to the TV line frequency. Therefore, the ADC sampling pattern is not orthogonal. The decoded YC<sub>r</sub>C<sub>b</sub> signals are converted to an orthogonal sampling raster by the skew filters, which are part of the scaler block.

The skew filters allow the application of a group delay to the input signals without introducing waveform or frequency response distortion.

The amount of phase shift of this filter is controlled by the horizontal PLL1. The accuracy of the filters is 1/32 clocks for luminance and 1/4 clocks for chroma. Thus the 4:2:2  ${\rm YC_rC_b}$  data is in an orthogonal pixel format even in the case of nonstandard input signals such as VCR.

#### 2.4. Horizontal Scaler

The 4:2:2 YCrCb signal from the color decoder is processed by the horizontal scaler. The scaler block allows a linear or nonlinear horizontal scaling of the input video signal in the range of 0.25 to 4. Nonlinear scaling, also called "panorama vision", provides a geometrical distortion of the input picture. It is used to fit a picture with 4:3 format on a 16:9 screen by stretching the picture geometry at the borders. Also, the inverse effect can be produced by the scaler. A summary of scaler modes is given in Table 2–2.

The scaler contains a programmable decimation filter, a 1-line FIFO memory, and a programmable interpolation filter. The scaler input filter is also used for pixel skew correction, see 2.3.9. The decimator/interpolator structure allows optimal use of the FIFO memory. The controlling of the scaler is done by the internal Fast Processor.

Table 2-2: Scaler modes

| Mode                   | Scale<br>Factor         | Description                                                                                              |
|------------------------|-------------------------|----------------------------------------------------------------------------------------------------------|
| Compression 4:3 → 16:9 | 0.75<br>linear          | 4:3 source displayed on a<br>16:9 tube,<br>with side panels                                              |
| Panorama<br>4:3 → 16:9 | non-<br>linear<br>compr | 4:3 source displayed on a<br>16:9 tube,<br>Borders distorted                                             |
| Zoom<br>4:3 → 4:3      | 1.33<br>linear          | Letterbox source (PAL+)<br>displayed on a 4:3 tube,<br>vertical overscan with<br>cropping of side panels |
| Panorama<br>4:3 → 4:3  | non-<br>linear<br>zoom  | Letterbox source (PAL+) displayed on a 4:3 tube, vertical overscan, borders distorted, no cropping       |

#### 2.5. Black-Line Detector

In case of a letterbox format input video, e.g. Cinemascope, PAL+ etc., black areas at the upper and lower part of the picture are visible. It is suitable to remove or reduce these areas by a vertical zoom and/or shift operation.

The VDP 31xxB supports this feature by a letterbox detector. The circuitry detects black video lines by measuring the signal amplitude during active video. For every field the number of black lines at the upper and lower part of the picture are measured, compared to the previous measurement and the minima are stored in the I<sup>2</sup>C-register BLKLIN. To adjust the picture amplitude, the external controller reads this register, calculates the vertical scaling coefficient and transfers the new settings, e.g. vertical sawtooth parameters, horizontal scaling coefficient etc., to the VDP.

Letterbox signals containing logos on the left or right side of the black areas are processed as black lines, while subtitles, inserted in the black areas, are processed as non-black lines. Therefore the subtitles are visible on the screen. To suppress the subtitles, the vertical zoom coefficient is calculated by selecting the larger number of black lines only. Dark video scenes with a low contrast level compared to the letterbox area are indicated by the BLKPIC bit.

### 2.6. Test Pattern Generator

The YCrCb outputs of the front—end can be switched to a test mode where YCrCb data are generated digitally in the VDP 31xxB. Test patterns include luma/chroma ramps, flat fields and a pseudo color bar pattern.

### 2.7. Video Sync Processing

Fig. 2–11 shows a block diagram of the front-end sync processing. To extract the sync information from the video signal, a linear phase lowpass filter eliminates all noise and video contents above 1 MHz. The sync is separated by a slicer; the sync phase is measured. A variable window can be selected to improve the noise immunity of the slicer. The phase comparator measures the falling edge of sync, as well as the integrated sync pulse.

The sync phase error is filtered by a phase-locked loop that is computed by the FP. All timing in the front-end is derived from a counter that is part of this PLL, and it thus counts synchronously to the video signal.

A separate hardware block measures the signal back porch and also allows gathering the maximum/minimum of the video signal. This information is processed by the FP and used for gain control and clamping.

For vertical sync separation, the sliced video signal is integrated. The FP uses the integrator value to derive vertical sync and field information.

The information extracted by the video sync processing is multiplexed onto the hardware front sync signal (FSY) and is distributed to the rest of the video processing system. The format of the front sync signal is given in Fig. 2–12.

The data for the vertical deflection, the sawtooth, and the East-West correction signal is calculated by the VDP 31xxB. The data is buffered in a FIFO and transferred to the back-end by a single wire interface.

Frequency and phase characteristics of the analog video signal are derived from PLL1. The results are fed to the scaler unit for data interpolation and orthogonalization and to the clock synthesizer for line-locked clock generation. Horizontal and vertical syncs are latched with the line-locked clock.



Fig. 2–11: Sync separation block diagram



Fig. 2-12: Front sync format

### 2.8. Display Part

In the display part the conversion from digital  $YC_rC_b$  to analog RGB is carried out. A block diagram is shown in Figure 2–20. In the luminance processing path, contrast and brightness adjustments and a variety of features, such as black level expansion, dynamic peaking and soft limiting, are provided. In the chrominance path, the  $C_rC_b$  signals are converted to 20.25 MHz sampling rate and filtered by a color transient improvement circuit. The  $YC_rC_b$  signals are converted by a programmable matrix to RGB color space.

The display processor provides separate control settings for two pictures, i.e. different coefficients for a 'main' and a 'side' picture.

The digital OSD insertion circuit allows the insertion of a 5-bit OSD signal. The color space for this signal is controlled by a partially programmable color look-up table (CLUT) and contrast adjustment.

The OSD signals and the display clock are synchronized to the horizontal flyback. For the display clock, a gate delay phase shifter is used. In the analog backend, three 10-bit digital-to-analog converters provide the analog output signals.

## 2.8.1. Luma Contrast Adjustment

The contrast of the luminance signal can be adjusted by multiplication with a 6-bit contrast value. The contrast value corresponds to a gain factor from 0 to 2, where the value 32 is equivalent to a gain of 1. The contrast can be adjusted separately for main picture and side picture.

## 2.8.2. Black Level Expander

The black level expander enhances the contrast of the picture. Therefore the luminance signal is modified with an adjustable, non-linear function. Dark areas of the picture are changed to black, while bright areas remain unchanged. The advantage of this black level expander is that the black expansion is performed only if it will be most noticeable to the viewer.

The black level expander works adaptively. Depending on the measured amplitudes ' $L_{min}$ ' and ' $L_{max}$ ' of the low-pass-filtered luminance and an adjustable coefficient BTLT, a tilt point ' $L_{t}$ ' is established by

$$L_t = L_{min} + BTLT (L_{max} - L_{min}).$$

Above this value there is no expansion, while all luminance values below this point are expanded according to:

$$L_{out} = L_{in} + BAM (L_{in} - L_t)$$

A second threshold,  $L_{tr}$ , can be programmed, above which there is no expansion. The characteristics of the black level expander are shown in Fig. 2–13 and Fig. 2–14.

The tilt point  $L_t$  is a function of the dynamic range of the video signal. Thus, the black level expansion is only performed when the video signal has a large dynamic range. Otherwise, the expansion to black is zero. This allows the correction of the characteristics of the picture tube.



Fig. 2–13: Characteristics of the black level expander



Fig. 2-14: Black-level-expansion

- a) luminance input
- b) luminance input and output

### 2.8.3. Dynamic Peaking

Especially with decoded composite signals and notch filter luminance separation, as input signals, it is necessary to improve the luminance frequency characteristics. With transparent, high-bandwidth signals, it is sometimes desirable to soften the image.

In the VDP 31xxB, the luma response is improved by 'dynamic' peaking. The algorithm has been optimized regarding step and frequency response. It adapts to the amplitude of the high frequency part. Small AC amplitudes are processed, while large AC amplitudes stay nearly unmodified.

The dynamic range can be adjusted from -14 to +14 dB for small high frequency signals. There is separate adjustment for signal overshoot and for signal undershoot. For large signals, the dynamic range is limited by a non-linear function that does not create any visible alias components. The peaking can be switched over to "softening" by inverting the peaking term by software.

The center frequency of the peaking filter is switchable from 2.5 MHz to 3.2 MHz. For S-VHS and for notch filter color decoding, the total system frequency responses for both PAL and NTSC are shown in figure 2–16.

Transients, produced by the dynamic peaking when switching video source signals, can be suppressed via the priority bus.



Fig. 2-15: Dynamic peaking frequency response



Fig. 2–16: Total frequency response for peaking filter and S-VHS, PAL, NTSC

# 2.8.4. Digital Brightness Adjustment

The DC-level of the luminance signal can be adjusted by adding an 8-bit number in the luminance signal path in front of the softlimiter.

With a contrast adjustment of 32 (gain = 1) the signal can be shifted by  $\pm$  100%. After the brightness addition, the negative going signals are limited to zero. It is desirable to keep a small positive offset with the signal to prevent undershoots produced by the peaking from being cut. The digital brightness adjustment is separate for main and side picture.

#### 2.8.5. Soft Limiter

The dynamic range of the processed luma signal must be limited to prevent the CRT from overload. An appropriate headroom for contrast, peaking and brightness can be adjusted by the TV manufacturer according to the CRT characteristics. All signals above this limit will be 'soft'-clipped. A characteristic diagram of the soft limiter is shown in Fig. 2–17. The total limiter consists of three parts:

Part 1 includes adjustable tilt point and gain. The gain before the tilt value is 1. Above the tilt value, a part (0...15/16) of the input signal is subtracted from the input

signal itself. Therefore the gain is adjustable from 16/16 to 1/16, when the slope value varies from 0 to 15. The tilt value can be adjusted from 0 to 511.

Part 2 has the same characteristics as part 1. The subtracting part is also relative to the input signal, so the total differential gain will become negative if the sum of slope 1 and slope 2 is greater than 16 and the input signal is above the both tilt values (see characteristics).

Finally, the output signal of the soft limiter will be clipped by a hard limiter adjustable from 256 to 511.

## 2.8.6. Chroma Input

The chroma input signal is a multiplexed  $C_R$  and  $C_B$  signal in 8-bit binary offset code. It can be switched between normal and inverted signal and between two's complement and binary offset code. The delay in respect to the luminance input can be adjusted in 5 steps within a range of  $\pm 2$  clock periods.

## 2.8.7. Chroma Interpolation

A linear phase interpolator is used to convert the chroma sampling rate from 10.125 MHz (4:2:2) to 20.25 MHz (4:4:4). All further processing is carried out at the full sampling rate.



Fig. 2-17: Characteristic of soft limiter a and b and hard limiter

VDP 31xxB PRELIMINARY DATA SHEET

### 2.8.8. Chroma Transient Improvement

The intention of this block is to enhance the chroma resolution. A correction signal is calculated by differentiation of the color difference signals. The differentiation can be selected according to the signal bandwidth, e.g. for PAL/NTSC/SECAM or digital component signals, respectively. The amplitude of the correction signal is adjustable. Small noise amplitudes in the correction signal are suppressed by an adjustable coring circuit. To eliminate 'wrong colors', which are caused by over and undershoots at the chroma transition, the sharpened chroma signals are limited to a proper value automatically.



Fig. 2-18: Digital Color Transient Improvement

#### 2.8.9. Inverse Matrix

A 6-multiplier matrix transcodes the Cr and Cb signals to R–Y, B–Y, and G–Y. The multipliers are also used to adjust color saturation in the range of 0 to 2. The coefficients are signed and have a resolution of 9 bits. There are separate matrix coefficients for main and side pictures. The matrix computes:

$$R-Y = MR1*Cb + MR2*Cr$$
  
 $G-Y = MG1*Cb + MG2*Cr$   
 $B-Y = MB1*Cb + MB2*Cr$ 

The initialization values for the matrix are computed from the standard ITUR (CCIR) matrix:

$$\begin{array}{cccc} R & = & \begin{pmatrix} 1 & 0 & 1.402 \\ 1 & -0.345 & -0.713 \\ 1 & 1.773 & 0 \end{pmatrix} \begin{matrix} Y \\ Cb \\ Cr \end{matrix}$$

For a contrast setting of CTM = 32, the matrix values are scaled by a factor of 64, see also table 3–1.

# 2.8.10. RGB Processing

After adding the post-processed luma, the digital RGB signals are limited to 10 bits. Three multipliers are used to digitally adjust the white drive. Using the same multipliers an average beam current limiter is implemented. See also section 2.9.1. 'CRT Measurement and Control'.

# 2.8.11. OSD Color Lookup Table

The VDP 31xxB has five input lines for an OSD signal. This signal forms a 5-bit address for a color look-up table (CLUT). The CLUT is a memory with 32 words where each word holds a RGB value.

Bits 0 to 3 (bit 4 = 0) form the addresses for the ROM part of the OSD, which generates full RGB signals (bit 0 to 2) and half-contrast RGB signals (bit 3).

Bit 4 addresses the RAM part of the OSD with 16 freely programmable colors, addressable with bit 0 to 3. The programming is done via the  $I^2C$ -bus.

The amplitude of the CLUT output signals can be adjusted separately for R, G and B via the  $I^2$ C-bus. The switchover between video RGB and OSD RGB is done via the Priority bus.

#### 2.8.12. Picture Frame Generator

When the picture does not fill the total screen (height or width too small) it is surrounded with black areas. These areas (and more) can be colored with the picture frame generator. This is done by switching over the RGB signal from the matrix to the signal from the OSD color look-up table.

The width of each area (left, right, upper, lower) can be adjusted separately. The generator starts on the right, respectively lower side of the screen and stops on the left, respectively upper side of the screen. This means, it runs during horizontal, respectively vertical flyback. The color of the complete border can be stored in the programmable OSD color look-up table in a separate address. The format is  $3 \times 4$  bit RGB. The contrast can be adjusted separately.

The picture frame generator includes a priority master circuit. Its priority is programmable and the border is generated only if the priority is higher than the priority at the PRIO bus. Therefore the border can be underlay or overlay depending on the picture source.

## 2.8.13. Priority Codec

The priority decoder has three input lines for up to eight priorities. The highest priority is all three lines at low level. A 5-bit information is attached to each priority (see table 3–1 'Priority Bus'). These bits are programmable via the I<sup>2</sup>C-bus and have the following meanings:

- one of two contrast, brightness and matrix values for main and side picture
- RGB from video signal or color look-up table
- disable/enable black level expander
- disable/enable peaking transient suppression when signal is switched
- disable/enable analog fast blank input 1
- disable/enable analog fast blank input 2

### 2.8.14. Scan Velocity Modulation

The RGB input signal of the SVM is converted to Y in a simple matrix. Then the Y signal is differentiated by a filter of the transfer function 1–Z<sup>-N</sup>, where N is programmable from 1 to 6. With a coring, some noise can be suppressed. This is followed by a gain adjustment and an adjustable limiter. The analog output signal is generated by an 8-bit D/A converter.

The signal delay can be adjusted by ±3.5 clocks in half-clock steps. For the gain and filter adjustment there are two parameter sets. The switching between these two sets is done with the same RGB switch signal that is used for switching between video-RGB and OSD-RGB for the RGB outputs. (See Fig. 2–19).

#### 2.8.15. Display Phase Shifter

A phase shifter is used to partially compensate the phase differences between the video source and the flyback signal. By using the described clock system, this phase shifter works with an accuracy of approximately 1 ns. It has a range of 1 clock period which is equivalent to  $\pm 24.7$  ns at 20.25 MHz. The large amount of phase shift (full clock periods) is realized in the front-end circuit.



Fig. 2-19: SVM Block diagram

## 2.9. Analog Back End

The digital RGB signals are converted to analog RGBs using three video digital to analog converters (DAC) with 10-bit resolution. An analog brightness value is provided by three additional DACs. The adjustment range is 40% of the full RGB range.

Controlling the whitedrive/analog brightness and also the external contrast and brightness adjustments is done via the Fast Processor, located in the front-end. Control of the cutoff DACs is via I<sup>2</sup>C-bus registers.

Finally cutoff and blanking values are added to the RGB signals. Cutoff (dark current) is provided by three 9-bit DACs. The adjustment range is 60% of full scale RGB range.

The analog RGB-outputs are current outputs with current-sink characteristics. The maximum current drawn by the output stage is obtained with peak white RGB. An external half contrast signal can be used to reduce the output current of the RGB outputs within a programmable range from 25% to 75%.

### 2.9.1. CRT Measurement and Control

The display processor is equipped with an 8-bit PDM-ADC for all measuring purposes. The ADC is connected to the sense input pin, the input range is 0 to 1.5V. The bandwidth of the PDM filter can be selected; it is 40/80 kHz for small/large bandwidth setting. The input impedance is more than 1  $M\Omega_{\cdot}$ 

Cutoff and white drive current measurement are carried out during the vertical blanking interval. They always use the small bandwidth setting. The current range for the cutoff measurement is set by connecting a sense resistor to the MADC input. For the whitedrive measurement, the range is set by using another sense resistor and the range select switch 2 output pin (RSW2). During the active picture, the minimum and maximum beam current is measured. The measurement range can be set by using the range select switch 1 pin (RSW1) as shown in Fig. 2–21 and Fig. 2–22. The timing window of this measurement is programmable. The intention is to automatically detect letterbox transmission or to measure the actual beam current. All control loops are closed via the external control microprocessor.



Fig. 2-21: MADC Range Switches



VDP 31xxB PRELIMINARY DATA SHEET

In each field two sets of measurements can be taken:

- a) The picture tube measurement returns results for
- cutoff R
- cutoff G
- cutoff B
- white drive R or G or B (sequentially)
- b) The picture measurement returns data on
- active picture maximum current
- active picture minimum current

The tube measurement is automatically started when the cutoff blue result register is read. Cutoff control for RGB requires one field only while a complete white-drive control requires three fields. If the measurement mode is set to 'offset check', a measurement cycle is run with the cutoff/whitedrive signals set to zero. This allows to compensate the MADC offset as well as input the leakage currents. During cutoff and whitedrive measurements, the average beam current limiter function (ref. 2.9.3.) is switched off and a programmable value is used for the brightness setting. The start line of the tube measurement can be programmed via I<sup>2</sup>C-bus, the first line used for the measurement, i.e. measurement of cutoff red, is 2 lines after the programmed start line.

The picture measurement must be enabled by the control microprocessor after reading the min./max. result registers. If a '1' is written into bit 2 in subaddress 25, the measurement runs for one field. For the next measurement a '1' has to be written again. The measurement is always started at the beginning of active video.

The vertical timing for the picture measurement is programmable, and may even be a single line. Also the signal bandwidth is switchable for the picture measurement.

Two horizontal windows are available for the picture measurement. The large window is active for the entire active line. Tube measurement is always carried out with the small window. Measurement windows for picture and tube measurement are shown in Figure 2–23.



Fig. 2–23: Windows for tube and picture measurements

# 2.9.2. SCART Output Signal

The RGB output of the VDP 31xxB can also be used to drive a SCART output. In the case of the SCART signal, the parameter CLMPR (clamping reference) has to be set to 1. Then, during blanking, the RGB outputs are automatically set to 50% of the maximum brightness. The DC offset values can be adjusted with the cutoff parameters CR, CG, and CB. The amplitudes can be adjusted with the drive parameters WDR, WDG, and WDB.

### 2.9.3. Average Beam Current Limiter

The average beam current limiter (BCL) uses the sense input for the beam current measurement. The BCL uses a different filter to average the beam current during the active picture. The filter bandwidth is approx. 2 kHz. The beam current limiter has an automatic offset adjustment that is active two lines before the first cutoff measurement line.

The beam current limiter function is located in the frontend. The data exchange between the front-end and the back-end is done via a single-wire serial interface.

The beam current limiter allows the setting of a threshold current. If the beam current is above the threshold, the excess current is low-pass filtered and used to attenuate the RGB outputs by adjusting the white-drive multipliers for the internal (digital) RGB signals, and the analog contrast multipliers for the analog RGB inputs, respectively. The lower limit of the attenuator is programmable, thus a minimum contrast can always be set. During the tube measurement, the ABL attenuation is switched off. After the white drive measurement line it takes 3 lines to switch back to BCL limited drives and brightness.

Typical characteristics of the ABL for different loop gains are shown in Fig. 2–24; for this example the tube has been assumed to have square law characteristics.



Fig. 2–24: Beam current limiter characteristics: beam current output vs. drive BCL threshold: 1

### 2.9.4. Analog RGB Insertion

The VDP 31xxB allows insertion of 2 external analog RGB signals. Each RGB signal is key-clamped and inserted into the main RGB by the fast blank switch. The selected external RGB input is virtually handled as a priority bus signal. Thus, it can be overlaid or underlaid to the digital picture. The external RGB signals can be adjusted independently as regards DC-level (brightness) and magnitude (contrast).

Which analog RGB input is selected depends on the fast blank input signals and the programming of a number of I<sup>2</sup>C-bus register settings (see Table 2–3 and Fig. 2–25). Both fast blank inputs must be either active-low or active-high.

All signals for analog RGB insertion (RIN1/2, GIN1/2, BIN1/2, FBLIN1/2, HCS) must be synchronized to the horizontal flyback, otherwise a horizontal jitter will be visible. The VDP 31xxB has no means for timing correction of the analog RGB input signals.

**Table 2–3:** RGB Input Selection FBFOH1=0, FBFOH2=0, FBFOL1=0, FBFOL2=0

| FBLIN1 | FBLIN2 | FBPOL | FBPRIO | RGB output  |
|--------|--------|-------|--------|-------------|
| 0      | 0      | 0     | х      | Video       |
| 0      | 1      | 0     | х      | RGB input 2 |
| 1      | 0      | 0     | х      | RGB input 1 |
| 1      | 1      | 0     | 0      | RGB input 1 |
| 1      | 1      | 0     | 1      | RGB input 2 |
| 0      | 0      | 1     | 0      | RGB input 1 |
| 0      | 0      | 1     | 1      | RGB input 2 |
| 0      | 1      | 1     | х      | RGB input 1 |
| 1      | 0      | 1     | х      | RGB input 2 |
| 1      | 1      | 1     | х      | Video       |

VDP 31xxB PRELIMINARY DATA SHEET

#### 2.9.5. Fast Blank Monitor

The presence of external analog RGB sources can be detected by means of a fast blank monitor. The status of the selected fast blank input can be monitored via an I<sup>2</sup>C bus register. There is a 2 bit information, giving static and dynamic indication of a fast blank signal. The static bit is directly reading the fast blank input line, whereas the dynamic bit is reading the status of a flip-flop triggered by the negative edge of the fast blank signal.

With this monitor logic it is possible to detect if there is an external RGB source active and if it is a full screen insertion or only a box. The monitor logic is connected directly to the FBLIN1 or FBLIN2 pin. Selection is done via I<sup>2</sup>C bus register.



Fig. 2–25: Fast Blank Selection Logic

#### 2.9.6. Half Contrast Control

Insertion of transparent text pages or OSD onto the video picture is often difficult to read, especially if the video contrast is high. The VDP 31xxB allows contrast reduction of the video background by means of a half contrast input (HCS pin). This input can be supplied with a fast switching signal (similar to the fast blank input), typically defining a rectangular box in which the video picture is displayed with reduced contrast. The analog RGB inputs are still displayed with full contrast.

The HCS input is multiplexed with the PORT0 input/output on the same pin, selection is done via I<sup>2</sup>C-bus register. If the HCS input is selected, then the port function of this pin is disabled and writing data into PORT0 will have no effect. If the HCS input is not selected, the I<sup>2</sup>C-bus register bits HCSFOH and HCSPOL must be used to disable the half contrast function.



Fig. 2–26: Half Contrast Switch Logic

## 2.10. IO Port Expander

The VDP 31xxB provides a general purpose IO port to control and monitor up to seven external signals. The port direction is programmable for each bit individually. Via I<sup>2</sup>C bus register it is possible to write or read each port pin. Because of the relatively low I<sup>2</sup>C bus speed, only slow or static signals can be handled.

The port signals are multiplexed with other signals to minimize pin count. PORT0 is multiplexed with the HCS input signal, PORT1 is multiplexed with the FSY output signal, PORT[6:2] are multiplexed with the color bus input COLOR[4:0]. The pin configuration is programmable via I<sup>2</sup>C bus register. All register bits can be read back, the default configuration after reset is input on PORT[1:0] and COLOR[4:0] enabled.



Fig. 2-27: Analog back-end

VDP 31xxB PRELIMINARY DATA SHEET

### 2.11. Synchronization and Deflection

The synchronization and deflection processing is distributed over front-end and back-end. The video clamping, horizontal and vertical sync separation and all video related timing information are processed in the front-end. Most of the processing that runs at the horizontal frequency is programmed on the internal Fast Processor (FP). Also the values for vertical and East/ West deflection are calculated by the FP software.

The information extracted by the video sync processing is multiplexed onto the hardware front sync signal (FSY) and distributed internally to the rest of the video processing system.

The data for the vertical deflection, the sawtooth and the East/West correction signal is calculated in the front end. The data is transferred to the back-end by a single wire interface.

The display related synchronization, i.e. generation of horizontal and vertical drive and synchronization of horizontal and vertical drive to the video timing extracted in the front-end, are implemented in hardware in the backend.

# 2.11.1. Deflection Processing

The deflection processing generates the signals for the horizontal and vertical drive (see Fig. 2–28). This block contains two phase-locked loops:

- PLL2 generates the horizontal and vertical timing, e.g. blanking, clamping and composite sync. Phase and frequency are synchronized by the front sync signal.
- PLL3 adjusts the phase of the horizontal drive pulse and compensates for the delay of the horizontal output stage. Phase and frequency are synchronized by the oscillator signal of PLL2.

The horizontal drive circuitry uses a digital sine wave generator to produce the exact (subclock) timing for the drive pulse. The generator runs at 1 MHz; in the output stage the frequency is divided down to give drive-pulse period and width. In standby mode, the output stage is driven from an internal 1 MHz clock that is derived from the 5 MHz clock signal and a fixed drive pulse width is used. When the circuit is switched out of standby operation the drive pulse width is programmable. The horizontal drive uses a high voltage (8V) open drain output transistor.

The Main Sync (MSY) signal that is generated from PLL3 is a multiplex of all display-related data (Fig. 2–29). This signal is intended for use by other processors, e.g. a PIP processor can use this signal to adjust to a certain display position.

# 2.11.2. Horizontal Phase Adjustment

This section describes a simple way to align PLL phases and the horizontal frame position.

- 1. The parameter NEWLIN in the front-end has to be adjusted. The minimum possible value is 34 (recommended for a standard 4:3 signal).
- With HDRV, the duration of the horizontal drive pulse has to be adjusted.
- 3. With POFS2, the clamping pulse for the analog RGB input has to be adjusted to the correct position, e.g. the pedestal of the generator signal.
- 4. With POFS3, the horizontal position of the analog RGB signal (from SCART) has to be adjusted.
- 5. With HPOS, the digital RGB output signal (from VPC) has to be adjusted to the correct horizontal position.
- 6. With HBST and HBSO, the start and stop values for the horizontal blanking have to be adjusted.

26



Fig. 2–28: Deflection processing block diagram



#### 2.11.3. Vertical and East/West Deflection

The calculations of the vertical and East/West deflection waveforms is done by the internal Fast Processor (FP). The algorithm uses a chain of accumulators to generate the required polynomial waveforms. To produce the deflection waveforms, the accumulators are initialized at the beginning of each field. The initialization values must be computed by the TV control processor and are written to the front-end once. The waveforms are described as polynomials in x, where x varies from 0 to 1 for one field.

P: 
$$a + b(x-0.5) + c(x-0.5)^2 + d(x-0.5)^3 + e(x-0.5)^4$$

The initialization values for the accumulators a0..a3 for vertical deflection and a0..a4 for East/West deflection are 12-bit values.

The vertical waveform can be scaled according the average beam current. This is used to compensate the effects of electric high tension changes due to beam current variations. In order to get a faster vertical retrace timing, the output impedance of the vertical D/A-converter can be reduced by 50% during the retrace.

Fig. 2–30 shows several vertical and East/West deflection waveforms. The polynomial coefficients are also stated.

## 2.11.4. Protection Circuitry

- Picture tube and drive stage protection is provided through the following measures:
- Vertical flyback protection input: this pin searches for a negative edge in every field, otherwise the RGB drive signals are blanked.
- Drive shutoff during flyback: this feature can be selected by software.
- Safety input pin: this input has two thresholds. Between zero and the lower threshold, normal functioning takes place. Between the lower and the higher threshold, the RGB signals are blanked. Above the higher threshold, the RGB signals are blanked and the horizontal drive is shut off. Both thresholds have a small hysteresis.
- The main oscillator and the horizontal drive circuitry are run from a separate (standby) power supply and are already active while the TV set is powering up.







#### 2.12. Reset Function

Reset of most VDP 31xxB functions is performed by the RESET pin. When this pin becomes active all internal registers and counters are lost. When the RESET pin is released, the internal reset is still active for 4  $\mu$ s. After that time, the initialization of all required registers is performed by the internal Fast Processor. During this initialization procedure (see Fig. 2–31) it is not possible to access the VDP 31xxB via the serial interface (I²C). Access to other ICs via the serial bus is possible during that time.

The 5 MHz clock divider and the 1 MHz standby clock divider are not affected by reset. The clock source for the horizontal output generator is switched to the standby clock during reset.



### 2.13. Standby and Power-On

In standby mode the whole signal processing of the VDP 31xxB is disabled and only some basic functions are working. The standby mode is realized by switching off the supplies for analog front-end (VSUPF), analog backend (VSUPO) and digital circuitry (VSUPD). The standby supply (VSTBY) still has its nominal voltage.

To disable all the analog and digital functions, it is necessary to bring the analog and digital supplies below 0.5 V. Only this guarantees that all the normal functions are disabled and the standby current for analog and digital supply is at its minimum.

When switched off, the negative slope of the supply voltage VSUPD should not be larger than approximately 0.2 V/µs (see Recommended Operating Conditions).

In the standby mode, all registers and counter values in the VDP 31xxB are lost, they will be re-initialized via the internal Fast Processor after analog and digital supplies are switched on again and the RESET pin is released.

In the standby mode the following functions are still available (see also 2.11.1.):

- 20.25MHz crystal oscillator
- 5 MHz clock output (CLK5)
- horizontal drive output (HOUT)

The clock source for the horizontal output generator is switched to the standby clock which is derived from the 5MHz clock. The duty cycle of HOUT is set to 50 %. Protection modes with safety and horizontal flyback pins are not available.

The VDP 31xxB has clock and voltage supervision circuits to generate a stable HOUT signal during power-on and standby. The HOUT signal is disabled until a proper CLK5 signal (5 MHz clock) is detected. When released, the HOUT generator runs with the standby clock. Coupling the HOUT generator to the deflection PLL has to be done by CCU using the EHPLL bit. Fig. 2–32 shows the signals during power-on and standby.



Switching the HOUT signal into standby mode can be done by the CCU via the EHPLL bit or by the internal voltage supervision. The voltage supervision activates a power-down signal when the supply for the digital circuits (VSUPD) goes below  $\sim\!4.5$  V for more than 50ns. This power down signal is extended by  $50\mu s$  after VSUPD is back again. The power-down signal switches the clock source for the HOUT generation to the standby clock and sets the duty cycle to 50%. This is exactly what the EHPLL bit does.

As the clocks from the deflection PLL and the standby clock are not in phase, the actual phase (High/Low) of the HOUT signal may be up to one PLL or standby clock ( $\sim 1~\mu s$ ) longer than a regular one when the clock source is changed.

#### 3. Serial Interface

# 3.1. I<sup>2</sup>C-Bus Interface

Communication between the VDP and the external controller is done via I<sup>2</sup>C-bus. The VDP has two I<sup>2</sup>C-bus slave interfaces (for compatibility with VPC/DDP applications) – one in the front-end and one in the backend. Both I<sup>2</sup>C-bus interfaces use I<sup>2</sup>C clock synchronization to slow down the interface if required. Both I<sup>2</sup>C-bus interfaces use one level of subaddress: the I<sup>2</sup>C-bus chip address is used to address the IC and a subaddress selects one of the internal registers. The I<sup>2</sup>C-bus chip addresses are given below:

| Chip<br>Address | A6 | A5 | A4 | А3 | A2 | A1 | A0 | R/W |
|-----------------|----|----|----|----|----|----|----|-----|
| front-end       | 1  | 0  | 0  | 0  | 1  | 1  | 1  | 1/0 |
| back-end        | 1  | 0  | 0  | 0  | 1  | 0  | 1  | 1/0 |

The registers of the VDP have 8 or 16-bit data size; 16-bit registers are accessed by reading/writing two 8-bit data words.

Figure 3–1 shows I<sup>2</sup>C-bus protocols for read and write operations of the interface; the read operation requires an extra start condition and repetition of the chip address with read command set.

## 3.2. Control and Status Registers

Table 3–1 gives definitions of the VDP control and status registers. The number of bits indicated for each register in the table is the number of bits implemented in hardware, i.e. a 9-bit register must always be accessed using two data bytes but the 7 MSB will be 'don't care' on write operations and '0' on read operations. Write registers that can be read back are indicated in Table 3–1.

Functions implemented by software in the on-chip control microprocessor (FP) are explained in Table 3–3.

A hardware reset initializes all control registers to 0. The automatic chip initialization loads a selected set of registers with the default values given in Table 3–1.

The register modes given in Table 3-1 are

– w: write only register

– w/r: write/read data register

– r: read data from VDP

v: register is latched with vertical sync

h: register is latched with horizontal sync

The mnemonics used in the Intermetall VDP demo software are given in the last column.



Fig. 3–1: I<sup>2</sup>C-bus protocols

Table 3–1:  $I^2C$  control and status registers of front-end

| I <sup>2</sup> C Sub<br>address | Number of bits | Mode   | Function                                                                         |                                                                                                                                                                                                                          | Default          | Name                                         |
|---------------------------------|----------------|--------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------|
|                                 | FP INTE        | RFACE  |                                                                                  |                                                                                                                                                                                                                          |                  |                                              |
| h'35                            | 8              | r      | FP status<br>bit [0]<br>bit [1]<br>bit [2]                                       | write request<br>read request<br>busy                                                                                                                                                                                    |                  | FPSTA                                        |
| h'36                            | 16             | W      | bit[8:0]<br>bit[11:9]                                                            | 9-bit FP read address reserved, set to zero                                                                                                                                                                              |                  | FPRD                                         |
| h'37                            | 16             | W      | bit[8:0]<br>bit[11:9]                                                            | 9-bit FP write address reserved, set to zero                                                                                                                                                                             |                  | FPWR                                         |
| h'38                            | 16             | w/r    | bit[11:0]                                                                        | FP data register, reading/writing to this register will autoincrement the FP read/write address. Only 16 bit of data are transferred per I <sup>2</sup> C telegram.                                                      |                  | FPDAT                                        |
|                                 | BLACK I        | INE DE | TECTOR                                                                           |                                                                                                                                                                                                                          |                  |                                              |
| h'12                            | 16             | w/r    |                                                                                  | r, do not write to this register!<br>WLIN and UPLIN are reset to 127 to start a new                                                                                                                                      |                  | BLKLIN                                       |
|                                 |                |        | bit[6:0]<br>bit[7]                                                               | number of lower black lines always 0                                                                                                                                                                                     |                  | LOWLIN                                       |
|                                 |                |        | bit[14:8]<br>bit[15] 0/1                                                         | number of upper black lines<br>normal/black picture                                                                                                                                                                      |                  | UPLIN<br>BLKPIC                              |
|                                 | PIN CIR        | CUITS  |                                                                                  |                                                                                                                                                                                                                          |                  |                                              |
| h'1F                            | 16             | w/r    | INTLC & PORT point[2:0] 07  bit[3] 0 bit[4] 0/1                                  | output strength for INTLC & PORT Pins (7 = tristate, 6 = weak 0 = strong) reserved (set to 0) pushpull/tristate for INTLC Pins                                                                                           | 0                | TRPAD<br>SNCSTR<br>SNCDIS                    |
|                                 |                |        | bit[5] 0/1<br>bit[15:6]                                                          | synchronization/no synchronization with horizontal MSY for signal INTLC reserved (set to 0)                                                                                                                              | 0                | VASYSEL                                      |
| h'20                            | 8              | w/r    | SYNC GENERA bit[6:0] 0 bit[7] 0/1                                                | FOR CONTROL: reserved (set to 0) positive/negative polarity for INTLC signal                                                                                                                                             | 0                | SYNMODE<br>INTLCINV                          |
|                                 | PRIORI         | TY BUS | <u> </u>                                                                         |                                                                                                                                                                                                                          | 1                | <u> </u>                                     |
| h'23                            | 8              | w/r    | priority bus overv                                                               | vrite register<br>mask, bit[x] = 1 : overwrite priority x                                                                                                                                                                | 0                | PRIOVR                                       |
| h'24                            | 8              | w/r    | priority bus ID re bit [2:0] 07 bit [4:3] 03 bit [5] 0/1 bit [6] 0/1 bit [7] 0/1 | gister and control priority ID, 0 highest pad driver strength, 0 (strong) to 3 (weak) reserved (set to 0) source for prio request: AVO/clamp_to_1 disable/enable priority interface, if disabled data pins are tristate! | 0<br>0<br>0<br>0 | PRIOMODE<br>PID<br>PRIOSTR<br>PIDSRC<br>PIDE |

| I <sup>2</sup> C Sub<br>address | Number of bits | Mode | Function                                |                                                                                                                                                                                                                  | Default     | Name                          |  |  |  |  |
|---------------------------------|----------------|------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------|--|--|--|--|
|                                 | SYNC GENERATOR |      |                                         |                                                                                                                                                                                                                  |             |                               |  |  |  |  |
| h'21                            | 16             | w/r  | LINE LENGTH:<br>bit[10:0]<br>bit[15:11] | LINE LENGTH register LINE LENGTH has to be set to 1295 for correct adjustment of vertical signals. reserved (set to 0)                                                                                           | 0           | LINLEN                        |  |  |  |  |
| h'29                            | 16             | w/r  | AVO STOP: bit[10:0] bit[11]             | reserved (set to 0) disable/enable test pattern generator luma output mode: Y = rampe (240 17) Y = 16 Y = 90 Y = 255 reserved (set to 0) chroma output: pseudo color bar/zero                                    | 0<br>0<br>0 | AVSTOP  COLBAREN LMODE  CMODE |  |  |  |  |
| h'22                            | 16             | w/r  | NEWLINE:<br>bit[10:0]<br>bit [15:11]    | NEWLINE register This register defines the readout start of the next line in respect to the value of the sync counter. Value of this register must be greater than 31 for correct operation. reserved (set to 0) | 0           | NEWLIN                        |  |  |  |  |

32 MICRONAS INTERMETALL

**Table 3–2:** Backend I<sup>2</sup>C-control and status registers

| I <sup>2</sup> C sub | Number  | Mode       | Function                                                                                                                                                                                                                                           | Default     | Name                  |
|----------------------|---------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------|
| address              | of bits | F)/ P)   0 |                                                                                                                                                                                                                                                    |             |                       |
|                      | PRIORI  | I Y BUS    |                                                                                                                                                                                                                                                    | 1           | 1                     |
|                      |         |            | priority mask register, if bit[x] is set to 1 then the function is active for the respective signal priority                                                                                                                                       |             |                       |
| h'75                 | 9       | w v        | bit [7:0] bit[x] 0/1: select contrast,brightness,matrix for main/side picture                                                                                                                                                                      | 0           | PBCT                  |
| h'71                 | 9       | w v        | bit [7:0] bit[x] 0/1: select main (video)/external (via CLUT) RGB                                                                                                                                                                                  | 0           | PBERGB                |
| h'7d                 | 9       | wv         | bit [7:0] bit[x] 0/1: disable/enable black level expander                                                                                                                                                                                          | 0           | PBBLE                 |
| h'79                 | 9       | wv         | bit [7:0] bit[x] 0/1: disable/enable peaking transient suppression when signal is switched                                                                                                                                                         | 0           | PBPK                  |
| h'4b                 | 9       | wv         | bit [7:0] bit[x] 0/1: disable/enable analog fast blank input                                                                                                                                                                                       | 0           | PBFB                  |
| h'47                 | 9       | wv         | bit [2:0] picture frame generator priority id bit [8] enable prio id for picture frame generator                                                                                                                                                   | 0           | PFGID<br>PFGEN        |
|                      | LUMA C  | HANNE      | L                                                                                                                                                                                                                                                  |             |                       |
| h'61                 | 9       | wv         | bit [5:0] 063/32 main picture contrast                                                                                                                                                                                                             | 32          | СТМ                   |
| h'65                 | 9       | wv         | bit [5:0] 063/32 side picture contrast                                                                                                                                                                                                             | 32          | CTS                   |
| h'51                 | 9       | wv         | bit [8:0] -256255 main picture brightness                                                                                                                                                                                                          | 0           | BRM                   |
| h'55                 | 9       | wv         | bit [8:0] —256255 side picture brightness                                                                                                                                                                                                          | 0           | BRS                   |
| h'59                 | 9       | wv         | black level expander: bit [3:0] 015 tilt coefficient bit [8:4] 031 amount                                                                                                                                                                          | 8<br>12     | BTLT<br>BAM           |
| h'5d                 | 9       | wv         | black level expander: bit [8:0] 0511 disable expansion, threshold value                                                                                                                                                                            | 200         | BTHR                  |
| h'69                 | 9       | wv         | luma peaking filter, the gain at high frequencies and small signal amplitudes is: 1 + (k1+k2)/8 bit [3:0] 015 k1: peaking level undershoot bit [7:4] 015 k2: peaking level overshoot bit [8] 0/1 peaking value normal/inverted (peaking/softening) | 4<br>4<br>0 | PKUN<br>PKOV<br>PKINV |
| h'6d                 | 9       | wv         | luma peaking filter, coring bit [4:0] 031 coring level bit [7:5] reserved bit [8] 0/1 peaking filter center frequency high/low                                                                                                                     | 3           | COR                   |
| h'41                 | 9       | wv         | luma soft limiter, slope A and B bit [3:0] slope segment A bit [7:4] slope segment B                                                                                                                                                               | 0           | LSLSA<br>LSLSB        |
| h'45                 | 9       | w v        | bit [7:0] luma soft limiter absolute limit (unsigned) bit [8] 0/1 modulation off/on                                                                                                                                                                | 255<br>1    | LSLAL<br>LSLM         |
| h'49                 | 9       | wv         | bit [8:0] luma soft limiter segment B tilt point (unsigned)                                                                                                                                                                                        | 300         | LSLTB                 |
| h'4d                 | 9       | wv         | bit [8:0] luma soft limiter segment A tilt point (unsigned)                                                                                                                                                                                        | 250         | LSLTA                 |

| I <sup>2</sup> C sub address | Number of bits | Mode       | Function                                                                                                                                                                                                         | Default                                                           | Name                    |
|------------------------------|----------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------|
|                              | CHROM          | IA CHAN    | NEL                                                                                                                                                                                                              |                                                                   |                         |
| h'14                         | 8              | w/r        | luma/chroma matching delay bit [2:0] $-33$ variable chroma delay bit [3] $0/1$ chroma polarity signed / offset binary bit [4] $0/1$ $C_B$ (U) sample first / $C_R$ (V) sample first bit [7:5] reserved, set to 0 | 0<br>1<br>0<br>0                                                  | LDB<br>COB<br>ENVU      |
| h'66                         | 9              | wv         | digital transient improvement bit [3:0] 015 coring value bit [7:4] 015 DTI gain bit [8] 0/1 narrow/wide bandwidth mode                                                                                           | 1<br>5<br>1                                                       | DTICO<br>DTIGA<br>DTIMO |
|                              | INVERS         | E MATR     | RIX                                                                                                                                                                                                              |                                                                   |                         |
| h'7c<br>h'74                 | 9 9            | w v<br>w v | main picture matrix coefficient $R-Y = MR1M^*C_B + MR2M^*C_R$<br>bit [8:0] $-256/128 \dots 255/128$<br>bit [8:0] $-256/128 \dots 255/128$                                                                        | 0<br>86                                                           | MR1M,<br>MR2M           |
| h'6c<br>h'64                 | 9 9            | w v<br>w v | main picture matrix coefficient $G-Y = MG1M^*C_B + MG2M^*C_R$<br>bit [8:0] $-256/128 \dots 255/128$<br>bit [8:0] $-256/128 \dots 255/128$                                                                        | -22<br>-44                                                        | MG1M,<br>MG2M           |
| h'5c<br>h'54                 | 0 0            | w v<br>w v | main picture matrix coefficient B–Y = MB1M*C <sub>B</sub> + MB2M*C <sub>R</sub> bit [8:0] $-256/128 \dots 255/128$ bit [8:0] $-256/128 \dots 255/128$                                                            | 113<br>0                                                          | MB1M,<br>MB2M           |
| h'78<br>h'70                 | 9              | w v<br>w v | side picture matrix coefficient R-Y = MR1S*C <sub>B</sub> + MR2S*C <sub>R</sub> bit [8:0] $-256/128 \dots 255/128$ bit [8:0] $-256/128 \dots 255/128$                                                            | 0<br>73                                                           | MR1S,<br>MR2S           |
| h'68<br>h'60                 | 9              | w v<br>w v | side picture matrix coefficient $G-Y = MG1S*C_B + MG2S*C_R$<br>bit [8:0] $-256/128 \dots 255/128$<br>bit [8:0] $-256/128 \dots 255/128$                                                                          | -19<br>-37                                                        | MG1S,<br>MG2S           |
| h'58<br>h'50                 | 9 9            | w v<br>w v | side picture matrix coefficient B-Y = MB1S*C <sub>B</sub> + MB2S*C <sub>R</sub> bit [8:0] $-256/128 \dots 255/128$ bit [8:0] $-256/128 \dots 255/128$                                                            | 97<br>0                                                           | MB1S,<br>MB2S           |
|                              | COLOR          | LOOK-U     | JP TABLE                                                                                                                                                                                                         |                                                                   |                         |
| h'00–<br>h'0f                | 16             | w h        | color look-up table: 16 entries, 12 bit wide, The CLUT registers are initialized at power-up bit [3:0] 015 blue amplitude bit [7:4] 015 green amplitude bit [11:8] 015 red amplitude                             | 000h<br>f00h<br>0f0h<br>ff0h<br>00fh<br>f0fh<br>0ffh<br>7ffh<br>7 | CLUT15                  |
| h'11                         | 16             | w h        | picture frame color 12 bit wide, bit [3:0] 015 blue amplitude bit [7:4] 015 green amplitude bit [11:8] 015 red amplitude                                                                                         | 0<br>0<br>0                                                       | PFCB<br>PFCG<br>PFCR    |

34

| I <sup>2</sup> C sub address | Number of bits | Mode | Function                                                                                                                      | Default | Name         |  |  |  |  |
|------------------------------|----------------|------|-------------------------------------------------------------------------------------------------------------------------------|---------|--------------|--|--|--|--|
| h'4c                         | 9              | wv   | digital OSD insertion contrast for R (amplitude range: 0 to 255) bit [3:0] 013 R amplitude = CLUTn · (DRCT + 4) 14,15 invalid | 8       | DRCT         |  |  |  |  |
|                              |                |      | picture frame insertion contrast for R (ampl. range: 0 to 255) bit [7:4] 013 R amplitude = PFCR · (PFRCT + 4) 14,15 invalid   | 8       | PFRCT        |  |  |  |  |
| h'48                         | 9              | wv   | digital OSD insertion contrast for G (amplitude range: 0 to 255) bit [3:0] 013 G amplitude = CLUTn · (DGCT + 4) 14,15 invalid | 8       | DGCT         |  |  |  |  |
|                              |                |      | picture frame insertion contrast for G (ampl. range: 0 to 255) bit [7:4] 013 G amplitude = PFCG · (PFGCT + 4) 14,15 invalid   | 8       | PFGCT        |  |  |  |  |
| h'44                         | 9              | wv   | digital OSD insertion contrast for B (amplitude range: 0 to 255) bit [3:0] 013 B amplitude = CLUTn · (DBCT + 4) 14,15 invalid | 8       | DBCT         |  |  |  |  |
|                              |                |      | picture frame insertion contrast for B (ampl. range: 0 to 255) bit [7:4] 013 B amplitude = PFCB · (PFBCT + 4) 14,15 invalid   | 8       | PFBCT        |  |  |  |  |
| PICTURE FRAME GENERATOR      |                |      |                                                                                                                               |         |              |  |  |  |  |
| h'4F                         | 9              | wv   | bit [8:0] horizontal picture frame begin<br>code 0 = picture frame generator horizontally disabled<br>code 1FF = full frame   | 0       | PFGHB        |  |  |  |  |
| h'53                         | 9              | wv   | bit [8:0] horizontal picture frame end                                                                                        | 0       | PFGHE        |  |  |  |  |
| h'63                         | 9              | wv   | bit [8:0] vertical picture frame begin code 0 = picture frame generator vertically disabled                                   | 270     | PFGVB        |  |  |  |  |
| h'6f                         | 9              | wv   | bit [8:0] vertical picture frame end                                                                                          | 56      | PFGVE        |  |  |  |  |
|                              |                |      | enable and priority – see under 'PRIORITY BUS'<br>picture frame color – see under 'COLOR LOOK-UP TABLE'                       |         |              |  |  |  |  |
| SCAN VELOCITY MODULATION     |                |      |                                                                                                                               |         |              |  |  |  |  |
| h'62                         | 9              | w v  | video mode coefficients bit [5:0] gain1 bit [8:6] differentiator delay 1 (0= filter off, 16= delay)                           | 60<br>4 | SVG1<br>SVD1 |  |  |  |  |
| h'5e                         | 9              | w v  | text mode coefficients bit [5:0] gain 2 bit [8:6] differentiator delay 2 (0= filter off, 16= delay)                           | 60<br>4 | SVG2<br>SVD2 |  |  |  |  |
| h'5a                         | 9              | wv   | limiter bit [6:0] limit value bit [8:5] not used, set to "0"                                                                  | 100     | SVLIM        |  |  |  |  |
| h'56                         | 9              | w v  | delay and coring bit [3:0] adjustable delay, in 1/2 display clock steps, (value 5 : delay of SVMOUT is the same as for        | 7       | SVDEL        |  |  |  |  |
|                              |                |      | RGBOUT bit [7:4] coring value bit [8] not used, set to "0"                                                                    | 0       | SVCOR        |  |  |  |  |

| I <sup>2</sup> C sub address         | Number of bits | Mode              | Function                                                                                                                                                                                                | Default     | Name                                            |  |  |  |  |  |
|--------------------------------------|----------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------|--|--|--|--|--|
| DISPLAY CONTROLS                     |                |                   |                                                                                                                                                                                                         |             |                                                 |  |  |  |  |  |
| h'52<br>h'4e<br>h'4a                 | 9<br>9<br>9    | w v<br>w v<br>w v | cutoff Red<br>cutoff Green<br>cutoff Blue                                                                                                                                                               | 0<br>0<br>0 | CR<br>CG<br>CB                                  |  |  |  |  |  |
| TUBE AND PICTURE MEASUREMENT         |                |                   |                                                                                                                                                                                                         |             |                                                 |  |  |  |  |  |
| h'7b                                 | 9              | w v               | picture measurement start line<br>bit [8:0] (TML+9)511 first line of picture measurement                                                                                                                | 23          | PMST                                            |  |  |  |  |  |
| h'6b                                 | 9              | wv                | picture measurement stop line bit [8:0] (PMST+1)511 last line of picture measurement                                                                                                                    | 308         | PMSO                                            |  |  |  |  |  |
| h'7f                                 | 9              | w v               | tube measurement line<br>bit [8:0] 0511 start line for tube measurement                                                                                                                                 | 15          | TML                                             |  |  |  |  |  |
| h'25                                 | 8              | w/r               | tube and picture measurement control bit [0]                                                                                                                                                            | 0           | PMC<br>TMEN<br>PMBW<br>PMEN<br>PMWIN<br>OFSEN   |  |  |  |  |  |
| h'13                                 | 16             | w/r               | white drive measurement control bit [9:0] 01023 RGB values for white drive beam current measurement bit [10] reserved bit [11] 0/1 RGB values for white drive beam current measurement disabled/enabled | 512<br>0    | WDRV<br>EWDM                                    |  |  |  |  |  |
| h'18<br>h'19<br>h'1a<br>h'1d<br>h'1c | 8              | r                 | measurement result registers minimum in active picture maximum in active picture white drive cutoff/leakage red cutoff/leakage green cutoff/leakage blue, read pulse starts tube measurement            | _           | MRMIN<br>MRMAX<br>MRWDR<br>MRCR<br>MRCG<br>MRCB |  |  |  |  |  |
| 1e                                   | 8              | r                 | measurement adc status and fast blank input status  measurement status register bit [0]                                                                                                                 | _           | PMS                                             |  |  |  |  |  |

36 MICRONAS INTERMETALL

| I <sup>2</sup> C sub | Number of bits | Mode              | Function                                                                                                                                                                                                                                           | Default     | Name                 |
|----------------------|----------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------|
| address              | TIMING         |                   |                                                                                                                                                                                                                                                    |             |                      |
| h'67                 | 9              | w v               | vertical blanking start bit [8:0] 0511 first line of vertical blanking                                                                                                                                                                             | 305         | VBST                 |
| h'77                 | 9              | w v               | vertical blanking stop bit [8:0] 0511 last line of vertical blanking                                                                                                                                                                               | 25          | VBSO                 |
| h'73                 | 9              | w v               | start of Black Level Expander measurement bit [8:0] 0511 first line of measurement, stop with first line of vertical blanking                                                                                                                      | 30          | AVST                 |
| h'5f                 | 9              | wv                | bit [8:0] free running field period = (value + 4) lines                                                                                                                                                                                            | 0           | STIMP                |
|                      | HORIZO         | NTAL D            | EFLECTION                                                                                                                                                                                                                                          | •           |                      |
| h'7a                 | 9              | w v               | adjustable delay of PLL2, clamping, and blanking (relative to front sync) adjust clamping pulse for analog RGB input bit [8:0] —256+255 ± 8 μs                                                                                                     | -141        | POFS2                |
| h'76                 | 9              | wv                | adjustable delay of flyback, main sync, csync and analog RGB (relative to PLL2) adjust horizontal drive or csync bit [8:0] $-256+255$ $\pm 8$ $\mu s$                                                                                              | 0           | POFS3                |
| h'7e                 | 9              | w v               | adjustable delay of main sync (relative to flyback) adjust horizontal position for digital picture bit [8:0] 20 steps = 1 μs                                                                                                                       | 120         | HPOS                 |
| h'5b                 | 9              | w/r               | start of horizontal blanking<br>bit [8:0] 0511                                                                                                                                                                                                     | 1           | HBST                 |
| h'57                 | 9              | w/r               | end of horizontal blanking<br>bit [8:0] 0511                                                                                                                                                                                                       | 48          | HBSO                 |
| h'6a<br>h'6e<br>h'72 | 9<br>9<br>9    | w v<br>w v<br>w v | PLL2/3 filter coefficients, 1 of 5 bit code (n = bit number set to 1) bit [5:0] proportional coefficient PLL3, 2 <sup>-n-1</sup> bit [5:0] proportional coefficient PLL2, 2 <sup>-n-1</sup> bit [5:0] integral coefficient PLL2, 2 <sup>-n-5</sup> | 2<br>1<br>2 | PKP3<br>PKP2<br>PKI2 |
| h'15                 | 16             | w/r               | horizontal drive and vertical signal control register bit [5:0] 063 horizontal drive pulse duration in μs (internally limited to 461)                                                                                                              | 32          | HDRV                 |
|                      |                |                   | bit [6] 0/1 disable/enable horizontal PLL2 and PLL3 bit [7] 0/1 1: disable horizontal drive pulse during flyback                                                                                                                                   | 0           | EHPLL<br>EFLB        |
|                      |                |                   | bit [8] 0/1 reserved, set to '0' bit [9] 0/1 enable/disable ultra black blanking bit [10] 0/1 0: all outputs blanked                                                                                                                               | 0<br>0<br>1 | INTRL<br>DUBL<br>EBL |
|                      |                |                   | 1: normal mode bit [11] 0/1 enable/disable clamping for analog RGB input                                                                                                                                                                           | 0           | DCRGB                |
|                      |                |                   | bit [12] 0/1 disable/enable vertical free running mode (FIELD is set to field2, no interlace)                                                                                                                                                      | 0           | SELFT                |
|                      |                |                   | bit [13] 0/1 enable/disable vertical protection bit [14] 0/1 internal/external (under VPC control)                                                                                                                                                 | 0           | DVPR<br>XDEFL        |
|                      |                |                   | start of vertical and E/W signal bit [15] 0/1 disable/enable phase shift of display clock                                                                                                                                                          | 1           | DISKA                |

| I <sup>2</sup> C sub address | Number of bits | Mode   | Function                                    |                                                                                                                                                                                                                                                         | Default | Name                                 |
|------------------------------|----------------|--------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------------------------|
|                              | OUTPU          | T PINS |                                             |                                                                                                                                                                                                                                                         | •       |                                      |
| 10                           | 8              | w/r    | output pin<br>bit [2:0]                     | configuration pin driver strength, MSY and CSY 7 = tristate 6 = minimum strength 0 = maximum strength                                                                                                                                                   | 0       | PSTSY                                |
|                              |                |        | bit [4:3]<br>bit [5]                        | reserved (set to 0) 0/1 disable/enable internal resistor for vertical and East/West drive output                                                                                                                                                        |         | VEWXR                                |
|                              |                |        | bit [7:6]                                   | function of CSY pin:  00 composite sync signal output  01 25 Hz output (field1/field2 signal)  10 no interlace (field 2), output = 0  11 1 MHz horizontal drive clock                                                                                   |         | CSYM                                 |
|                              | MISCEL         | LANEO  | JS                                          |                                                                                                                                                                                                                                                         | 1       |                                      |
| h'32                         | 8              | w/r    | fast blank<br>bit [0]<br>bit [1]<br>bit [2] | interface mode  0 internal fast blank 1 from FBLIN1 pin  1 force internal fast blank 1 signal to high  0/1 internal fast blank active high/low  0/1 disable/enable clamping reference for                                                               | 0       | FBMOD<br>FBFOH1<br>FBPOL<br>CLMPR    |
|                              |                |        | bit [3]                                     | RGB outputs 1 full line MADC measurement window,                                                                                                                                                                                                        |         | FLMW                                 |
|                              |                |        | bit [4]<br>bit [6:5]                        | disables bit [3] in address h'25 0/1 horizontal flyback input active high/low reserved (set to 0)                                                                                                                                                       |         | FLPOL                                |
|                              |                |        | bit [7]                                     | 0 internal fast blank 1 from FBLIN1 pin<br>1 force internal fast blank 1 signal to low                                                                                                                                                                  |         | FBFOL1                               |
| h'31                         | 8              | w/r    | fast blank<br>bit [0]<br>bit [1]<br>bit [2] | interface mode 2 0 internal fast blank 2 from FBLIN2 pin 1 force internal fast blank 2 signal to high 0 internal fast blank 2 from FBLIN2 pin 1 force internal fast blank 2 signal to low fast blank input priority 0 FBLIN1 > FBLIN2 1 FBLIN1 < FBLIN2 | 0       | FBMOD2<br>FBFOH2<br>FBFOL2<br>FBPRIO |
|                              |                |        | bit [3]<br>bit [4]                          | fast blank monitor input select monitor connected to FBLIN1 pin monitor connected to FBLIN2 pin half contrast switch enable PORT0 enable / HCS disable                                                                                                  |         | FBMON<br>HCSEN                       |
|                              |                |        | bit [5]                                     | <ul><li>1 PORT0 disable / HCS enable</li><li>0 half contrast from HCS pin</li></ul>                                                                                                                                                                     |         | HCSFOH                               |
|                              |                |        | bit [6]<br>bit [7]                          | force half contrast signal to high half contrast active high/low at HCS pin reserved (set to 0)                                                                                                                                                         |         | HCSPOL                               |
| h'34                         | 16             | w/r    | IO Port<br>bit [6:0]<br>bit [7]             | data to/from PORT[6:0] front sync output at PORT1  PORT1 input/output enable                                                                                                                                                                            | 0       | IOPORT<br>IODATA<br>FSYOEN           |
|                              |                |        | bit [14:8]                                  | 1 FSY output enable port direction 0 switch PORT[bit–8] to input                                                                                                                                                                                        |         | IODIR                                |
|                              |                |        | bit [15]                                    | <ul> <li>switch PORT[bit–8] to output port enable</li> <li>COLOR[4:0] enable / PORT[6:2] disable</li> <li>COLOR[4:0] disable / PORT[6:2] enable</li> </ul>                                                                                              |         | IOEN                                 |

38

**Table 3–3:** Control Registers of the Fast Processor for control of front-end functions

- default values are initialized at reset

| FP Sub-<br>address | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Default | Name                                                    |  |  |  |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------|--|--|--|
| Standard Selection |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |                                                         |  |  |  |
| h'20               | Standard select: bit[2:0] standard  0 PAL B,G,H,I (50 Hz) 4.433618  1 NTSC M (60 Hz) 3.579545  2 SECAM (50 Hz) 4.286  3 NTSC44 (60 Hz) 4.433618  4 PAL M (60 Hz) 3.575611  5 PAL N (50 Hz) 3.582056  6 PAL 60 (60 Hz) 4.433618  7 NTSC COMB (60 Hz) 4.433618  7 NTSC COMB (60 Hz) 3.579545  bit[3] 0/1 MOD standard modifier (2-H comb is switched off)  PAL modified to simple PAL  NTSC modified to compensated NTSC  SECAM modified to monochrome 625  NTSCC modified to monochrome 525  bit[4] reserved (set to 0) | 0       | sdt  pal ntsc secam ntsc44 palm paln pal60 ntscc sdtmod |  |  |  |
|                    | bit[6] 0/1 S-VHS mode off/on (2-H comb is switched off)  Option bits allow to suppress parts of the initialization, this can be used for color standard search:  bit[7] no hpll setup bit[8] no vertical setup bit[9] no acc setup bit[10] 2-H comb filter set-up only  bit[11] status bit, normally write 0. After the FP has switched to a new standard, this bit is set to 1 to indicate operation complete. Standard is automatically initialized when the                                                         |         | comb<br>svhs<br>sdtopt                                  |  |  |  |
| h'22               | insel register is written.  picture start position, this register sets the start point of active video, this can be used e.g. for panning. The setting is updated when 'sdt' register is updated.                                                                                                                                                                                                                                                                                                                      | 0       | sfif                                                    |  |  |  |
| h'23               | luma/chroma delay adjust. The setting is updated when 'sdt' register is updated. bit[5:0] reserved, set to zero bit[11:6] luma delay in clocks, allowed range is +17                                                                                                                                                                                                                                                                                                                                                   | 0       | ldly                                                    |  |  |  |

| FP Sub-<br>address | Function                          |                                    |                                                                                                                                                         | Default     | Name                    |
|--------------------|-----------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------|
|                    |                                   |                                    | Standard Selection                                                                                                                                      |             |                         |
| h'21               | Input selec                       | t:                                 | writing to this register will also initialize the standard                                                                                              |             | insel                   |
|                    | bit[1:0]                          | 00                                 | luma selector<br>VIN3                                                                                                                                   | 00          | vis                     |
|                    |                                   | 01<br>10<br>11                     | VIN2<br>VIN1<br>VIN4                                                                                                                                    |             |                         |
|                    | bit[2]                            |                                    | chroma selector                                                                                                                                         | 1           | cis                     |
|                    | bit[4:3]                          | 0/1<br>00<br>01                    | VIN1/CIN IF compensation off 6 dB/Okt                                                                                                                   | 00          | ifc                     |
|                    | bit[6:5]                          | 10<br>11<br>00<br>01<br>10         | 12 dB/Okt 10 dB/MHz only for SECAM chroma bandwidth selector narrow normal broad                                                                        | 01          | cbw                     |
|                    | bit[7]<br>bit[8]<br>bit[10:9]     | 11<br>0/1<br>0/1<br>00<br>01<br>10 | wide adaptive/fixed SECAM notch filter enable luma lowpass filter hpll speed no change terrestrial vcr mixed                                            |             | fntch<br>lowp<br>hpllmd |
|                    | bit[11]                           |                                    | status bit, write 0, this bit is set to 1 to indicate operation complete.                                                                               |             |                         |
|                    |                                   |                                    | Comb Filter                                                                                                                                             |             |                         |
| h'27               | comb filter<br>bit[0]             | control<br>0<br>1                  | register comb coefficients are calculated for luma/chroma comb coefficients for luma are used for luma and chroma                                       | 0           | cmb_uc<br>cc            |
|                    | bit[1]                            | 0<br>1                             | luma comb strength depends on signal amplitude luma comb strength is independent of amplitude                                                           | 0           | daa                     |
|                    | bit[2]                            | 0                                  | reduced comb booster max comb booster                                                                                                                   | 1           | kb                      |
|                    | bit[4:3]<br>bit[6:5]<br>bit[11:7] | 03<br>03<br>031<br>0<br>31         | comb strength for chroma signal comb strength for luma signal overall limitation of the calculated comb coefficients no limitation max limitation (1/2) | 3<br>2<br>0 | kc<br>ky<br>clim        |
|                    |                                   |                                    | Color Processing                                                                                                                                        |             |                         |
| h'39               | amplitude                         | killer lev                         | vel (0:killer disabled)                                                                                                                                 | 25          | kilvl                   |
| h'3a               | amplitude                         | killer hy                          | steresis                                                                                                                                                | 5           | kilhy                   |
| h'dc               | NTSC tint                         | angle, :                           | $\pm 512 = \pm \pi/4$                                                                                                                                   | 0           | tint                    |

40 MICRONAS INTERMETALL

| FP Sub-<br>address | Function                                                                                                                                                                                                                                                                                                                                                       | Default   | Name       |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------|
|                    | DVCO                                                                                                                                                                                                                                                                                                                                                           |           |            |
| h'f8               | crystal oscillator center frequency adjust, -2048 2047                                                                                                                                                                                                                                                                                                         | -720      | dvco       |
| h'f9               | crystal oscillator center frequency adjustment value for line lock mode, true adjust value is DVCO – ADJUST. For factory crystal alignment, using standard video signal: set DVCO = 0, set lock mode, read crystal offset from ADJUST register and use negative value for initial center frequency adjustment via DVCO.                                        | read only | adjust     |
| h'f7               | crystal oscillator line-locked mode, lock command/status write: 100 enable lock 0 disable lock read: 4095/0 locked/unlocked                                                                                                                                                                                                                                    | 0         | xlck       |
|                    | FP Status Register                                                                                                                                                                                                                                                                                                                                             |           |            |
| h'12               | general purpose control bits bit[2:0] reserved, do not change bit[3] vertical standard force bit[11:4] reserved, do not change                                                                                                                                                                                                                                 |           | vfrc       |
| h'13               | standard recognition status bit[0] 1 vertical lock bit[1] 1 horizontally locked bit[2] reserved bit[3] 1 color amplitude killer active bit[4] 1 disable amplitude killer bit[5] 1 color ident killer active bit[6] 1 disable ident killer bit[7] 1 interlace detected bit[8] 1 no vertical sync detection bit[9] 1 spurious vertical sync detection bit[12:10] | -         | asr        |
| h'cb               | number of lines per field, P/S: 312, N: 262                                                                                                                                                                                                                                                                                                                    | read only | nlpf       |
| h'15               | vertical field counter, incremented per field                                                                                                                                                                                                                                                                                                                  |           | vcnt       |
| h'74               | measured sync amplitude value, nominal: 768                                                                                                                                                                                                                                                                                                                    | read only | sampl      |
| h'31               | measured burst amplitude                                                                                                                                                                                                                                                                                                                                       | read only | bampl      |
| h'f0               | firmware version number bit[7:0] internal revision number bit[11:8] firmware release                                                                                                                                                                                                                                                                           | read only | sw_version |
| h'f1               | hardware version number bit[7:0] technical code number bit[11:8] bond option code  0000 = VDP 3120B  1000 = VDP 3116B  0100 = VDP 3112B  1100 = VDP 3108B  1110 = VDP 3104B                                                                                                                                                                                    | read only | hw_version |

| FP Sub-<br>address      | Function                                                                                                                                                                                                                                                                                                                                     | Default | Name                  |  |  |  |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------|--|--|--|
| Scaler Control Register |                                                                                                                                                                                                                                                                                                                                              |         |                       |  |  |  |
| h'40                    | scaler mode register bit[1:0] scaler mode 0 linear scaling mode 1 nonlinear scaling mode, 'panorama' 2 nonlinear scaling mode, 'waterglass' 3 reserved bit[3:2] reserved, set to 0 bit[4] scaler bypass bit[10:5] reserved, set to 0 bit[11] scaler update 0 start scaler update command, when the registers are updated the bit is set to 1 | 0       | scmode<br>pano<br>bye |  |  |  |
| h'41                    | luma offset register bit[6:0] luma offset 0127 ITU-R output format: 57 CVBS output format: 4 this register is updated when the scaler mode register is written                                                                                                                                                                               | 57      | yoffs                 |  |  |  |
| h'42                    | active video length for 1-h FIFO bit[11:0] length in pixels this register is updated when the scaler mode register is written                                                                                                                                                                                                                | 1080    | fflim                 |  |  |  |
| h'43                    | scaler1 coefficient, this scaler is compressing the signal. For compression by a factor c the value c*1024 is required. bit[11:0] allowed values from 10244095 this register is updated when the scaler mode register is written                                                                                                             | 1024    | scinc1                |  |  |  |
| h'44                    | scaler2 coefficient, this scaler is expanding the signal.  For expansion by a factor c the value 1/c*1024 is required.  bit[11:0] allowed values from 2561024  this register is updated when the scaler mode register is written                                                                                                             |         |                       |  |  |  |
| h'45                    | scaler1/2 nonlinear scaling coefficient this register is updated when the scaler mode register is written                                                                                                                                                                                                                                    | 0       | scinc                 |  |  |  |
| h'47 –<br>h'4b          | scaler1 window controls, see table 5 12-bit registers for control of the nonlinear scaling this register is updated when the scaler mode register is written                                                                                                                                                                                 | 0       | scw1_0 - 4            |  |  |  |
| h'4c —<br>h'50          | scaler2 window controls see table 5 12-bit registers for control of the nonlinear scaling this register is updated when the scaler mode register is written                                                                                                                                                                                  | 0       | scw2_0 - 4            |  |  |  |

42 MICRONAS INTERMETALL

## 3.2.1. Scaler Adjustment

In case of linear scaling, most of the scaler registers need not be set. Only the scaler mode, active video length, and the fixed scaler increments (scinc1/scinc2) must be written.

The adjustment of the scaler for nonlinear scaling modes should use the parameters given in Table 3–4.

Table 3-4: Set-up values for nonlinear scaler modes

| Register |                 | Мо              | de             |               |  |  |
|----------|-----------------|-----------------|----------------|---------------|--|--|
|          | 'water<br>borde | glass'<br>r 35% | ʻpano<br>borde |               |  |  |
|          | center<br>3/4   | center<br>5/6   | center<br>4/3  | center<br>6/5 |  |  |
| scinc1   | 1643            | 1427            | 1024           | 1024          |  |  |
| scinc2   | 1024            | 1024            | 376            | 611           |  |  |
| scinc    | 90              | 56              | 85             | 56            |  |  |
| fflim    | 945             | 985             | 921            | 983           |  |  |
| scw1 - 0 | 110             | 115             | 83             | 94            |  |  |
| scw1 - 1 | 156             | 166             | 147            | 153           |  |  |
| scw1 – 2 | 317             | 327             | 314            | 339           |  |  |
| scw1 - 3 | 363             | 378             | 378            | 398           |  |  |
| scw1 - 4 | 473             | 493             | 461            | 492           |  |  |
| scw2 - 0 | 110             | 115             | 122            | 118           |  |  |
| scw2 - 1 | 156             | 166             | 186            | 177           |  |  |
| scw2 - 2 | 384             | 374             | 354            | 363           |  |  |
| scw2 - 3 | 430             | 425             | 418            | 422           |  |  |
| scw2 - 4 | 540             | 540             | 540            | 540           |  |  |

VDP 31xxB PRELIMINARY DATA SHEET

Table 3–5: Control Registers of the Fast Processor for control of back-end functions

- default values are initialized at reset

| FP Sub-<br>address | Function                                                                                                                                                                                                        | Default          | Name              |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|
|                    | FP Display Control Register                                                                                                                                                                                     |                  |                   |
| h'130              | White Drive Red (01023)                                                                                                                                                                                         | 700              | WDR <sup>1)</sup> |
| h'131              | White Drive Green (01023)                                                                                                                                                                                       | 700              | WDG <sup>1)</sup> |
| h'132              | White Drive Blue (01023)                                                                                                                                                                                        | 700              | WDB <sup>1)</sup> |
| h'139              | Internal Brightness, Picture (0511), the center value is 256, the range allows for both increase and reduction of brightness.                                                                                   | 256              | IBR               |
| h'13c              | Internal Brightness, Measurement (0511), the center value is 256, the brightness for measurement can be set to measure at higher cutoff current. The measurement brightness is independent of the drive values. | 256              | IBRM              |
| h'13a              | Analog Brightness for external RGB (0511), the center value is 256, the range allows for both increase and reduction of brightness.                                                                             | 256              | ABR               |
| h'13b              | Analog Contrast for external RGB (0511)                                                                                                                                                                         | 350              | ACT               |
|                    | te drive values will become active only after writing the blue value WDB, late the MSB of WDB.                                                                                                                  | hing of new valu | ues is indicated  |
|                    | FP Display Control Register, BCL                                                                                                                                                                                |                  |                   |
| h'144              | BCL threshold current, 02047 (max ADC output ~1152)                                                                                                                                                             | 1000             | BCLTHR            |
| h'142              | BCL time constant 015 →13 1700 msec                                                                                                                                                                             | 15               | BCLTM             |
| h'143              | BCL loop gain. 015                                                                                                                                                                                              | 0                | BCLG              |
| h'145              | BCL minimum contrast 01023                                                                                                                                                                                      | 307              | BCLMIN            |
| h'105              | Test register for BCL/EHT comp. function, register value:  0 normal operation 1 stop ADC offset compensation x>1 use x in place of input from Measurement ADC                                                   | 0                | BCLTST            |
|                    | FP Display Control Register, Deflection                                                                                                                                                                         |                  |                   |
| h'103              | interlace offset, -20482047 This value is added to the SAWTOOTH output during one field.                                                                                                                        | 0                | INTLC             |
| h'102              | discharge sample count for deflection retrace,<br>SAWTOOTH DAC output impedance is reduced for DSCC lines after vertical retrace.                                                                               | 7                | DSCC              |
| h'11f              | vertical discharge value,<br>SAWTOOTH output value during discharge operation, typically same as<br>A0 init value for sawtooth.                                                                                 | -1365            | DSCV              |
| h'10b              | EHT (electronic high tension) compensation coefficient, 0511                                                                                                                                                    | 0                | EHT               |
| h'10a              | EHT time constant. 015 —> 3.2410 msec                                                                                                                                                                           | 15               | EHTTM             |

44

#### Control registers, continued

| FP Sub-<br>address | Function                                                                     | Default | Name |
|--------------------|------------------------------------------------------------------------------|---------|------|
|                    | FP Display Control Register, Vertical Sawtooth                               |         |      |
| h'110              | DC offset of SAWTOOTH output This offset is independent of EHT compensation. | 0       | OFS  |
| h'11b              | accu0 init value                                                             | -1365   | A0   |
| h'11c              | accu1 init value                                                             | 900     | A1   |
| h'11d              | accu2 init value                                                             | 0       | A2   |
| h'11e              | accu3 init value                                                             | 0       | A3   |
|                    | FP Display Control Register, East-West Parabola                              |         |      |
| h'12b              | accu0 init value                                                             | -1121   | A0   |
| h'12c              | accu1 init value                                                             | 219     | A1   |
| h'12d              | accu2 init value                                                             | 479     | A2   |
| h'12e              | accu3 init value                                                             | -1416   | A3   |
| h'12f              | accu4 init value                                                             | 1052    | A4   |

#### 3.2.2. Calculation of Vertical and East-West Deflection Coefficients

In Table 3–6 the formula for the calculation of the deflection initialization parameters from the polynominal coefficients a,b,c,d,e is given for the vertical and East-West deflection. Let the polynomial be

$$P: a + b(x - 0.5) + c(x - 0.5)^2 + d(x - 0.5)^3 + e(x - 0.5)^4$$

The initialization values for the accumulators a0..a3 for vertical deflection and a0..a4 for East-West deflection

are 12-bit values. The coefficients that should be used to calculate the initialization values for different field frequencies are given below, the values must be scaled by 128, i.e. the value for a0 of the 50 Hz vertical deflection is:

$$a0 = (a * 128 - b * 1365.3 + c * 682.7 - d * 682.7)/128$$

Table 3-6: Tables for the Calculation of Initialization values for Vertical Sawtooth and East-West Parabola

| Vertical Deflection 50 Hz |     |         |        |         |  |  |
|---------------------------|-----|---------|--------|---------|--|--|
|                           | а   | b       | С      | d       |  |  |
| a0                        | 128 | -1365.3 | +682.7 | -682.7  |  |  |
| a1                        |     | 899.6   | -904.3 | +1363.4 |  |  |
| a2                        |     |         | 296.4  | 898.4   |  |  |
| а3                        |     |         |        | 585.9   |  |  |

|    | East-West Deflection 50 Hz |        |        |       |         |  |  |  |
|----|----------------------------|--------|--------|-------|---------|--|--|--|
|    | а                          | b      | С      | d     | е       |  |  |  |
| a0 | 128                        | -341.3 | 1365.3 | -85.3 | 341.3   |  |  |  |
| a1 |                            | 111.9  | -899.6 | 84.8  | -454.5  |  |  |  |
| a2 |                            |        | 586.8  | 111.1 | 898.3   |  |  |  |
| а3 |                            |        |        | 72.1  | -1171.7 |  |  |  |
| a4 |                            |        |        |       | 756.5   |  |  |  |

### 4. Specifications

## 4.1. Outline Dimensions



Fig. 4–1: 64-Pin Plastic Shrink Dual-Inline Package (PSDIP64) Weight approximately 9.0 g Dimensions in mm

# 4.2. Pin Connections and Short Descriptions

NC = not connected; leave vacant LV = if not used, leave vacant

X = obligatory; connect as described in circuit diagram

| Pin No.<br>PSDIP<br>64-pin | Pin Name     | Connection<br>(if not used) | Туре   | Short Description                            |
|----------------------------|--------------|-----------------------------|--------|----------------------------------------------|
| 1                          | TEST         | GND <sub>DF</sub>           | IN     | Test Pin, reserved for Test                  |
| 2                          | RESQ         | Х                           | IN     | Reset Input, Active Low                      |
| 3                          | SCL          | Х                           | IN/OUT | I <sup>2</sup> C Bus Clock                   |
| 4                          | SDA          | Х                           | IN/OUT | I <sup>2</sup> C Bus Data                    |
| 5                          | DSGND        | Х                           |        | Digital Shield GND <sub>D</sub>              |
| 6                          | PORT0<br>HCS | LV                          | IN/OUT | IO Port Expander 0<br>/ Half Contrast Switch |
| 7                          | PORT1<br>FSY | LV                          | IN/OUT | IO Port Expander 1<br>/ Front Sync Output    |
| 8                          | CSY          | LV                          | OUT    | Composite Sync Output                        |
| 9                          | MSY          | LV                          | OUT    | Main Sync Output                             |
| 10                         | INTLC        | LV                          | OUT    | Interlace Control Output                     |
| 11                         | VPROT        | GND <sub>O</sub>            | IN     | Vertical Protection Input                    |

| Pin No.<br>PSDIP<br>64-pin | Pin Name          | Connection (if not used) | Туре   | Short Description                                   |
|----------------------------|-------------------|--------------------------|--------|-----------------------------------------------------|
| 12                         | SAFETY            | GND <sub>O</sub>         | IN     | Safety Input                                        |
| 13                         | HFLB              | HOUT                     | IN     | Horizontal Flyback Input                            |
| 14                         | GND <sub>DF</sub> | Х                        |        | Ground, Digital Circuitry Front-end                 |
| 15                         | VSUP <sub>D</sub> | Х                        |        | Supply Voltage, Digital Circuitry                   |
| 16                         | GND <sub>DO</sub> | Х                        |        | Ground, Digital Circuitry Back-end                  |
| 17                         | PR0               | GND <sub>DF</sub>        | IN/OUT | Picture Bus Priority Control (LSB)                  |
| 18                         | PR1               | GND <sub>DF</sub>        | IN/OUT | Picture Bus Priority Control                        |
| 19                         | PR2               | GND <sub>DF</sub>        | IN/OUT | Picture Bus Priority Control (MSB)                  |
| 20                         | COLOR4<br>PORT2   | GND <sub>DF</sub>        | IN/OUT | Picture Bus Color Address 4<br>/ IO Port Expander 2 |
| 21                         | COLOR3<br>PORT3   | GND <sub>DF</sub>        | IN/OUT | Picture Bus Color Address 3<br>/ IO Port Expander 3 |
| 22                         | COLOR2<br>PORT4   | GND <sub>DF</sub>        | IN/OUT | Picture Bus Color Address 2<br>/ IO Port Expander 4 |
| 23                         | COLOR1<br>PORT5   | GND <sub>DF</sub>        | IN/OUT | Picture Bus Color Address 1<br>/ IO Port Expander 5 |
| 24                         | COLOR0<br>PORT6   | GND <sub>DF</sub>        | IN/OUT | Picture Bus Color Address 0<br>/ IO Port Expander 6 |
| 25                         | DSGND             | Х                        |        | Digital Shield GND <sub>D</sub>                     |
| 26                         | RSW2              | GND <sub>O</sub>         | OUT    | Range Switch2 for Measurement ADC                   |
| 27                         | RSW1              | GND <sub>O</sub>         | OUT    | Range Switch1 for Measurement ADC                   |
| 28                         | SENSE             | GND <sub>O</sub>         | IN     | Sense ADC Input                                     |
| 29                         | GNDM              | X                        |        | Ground, MADC Input                                  |
| 30                         | VERTQ             | LV                       | OUT    | Vertical Sawtooth Output Q                          |
| 31                         | VERT              | LV                       | OUT    | Vertical Sawtooth Output                            |
| 32                         | EW                | LV                       | OUT    | Vertical Parabola Output                            |
| 33                         | XREF              | X                        | IN     | Reference Input for RGB DACs                        |
| 34                         | SVMOUT            | X                        | OUT    | Scan Velocity Modulation Output                     |
| 35                         | GND <sub>O</sub>  | X                        |        | Ground, Analog Back-end                             |
| 36                         | VSUPO             | Х                        |        | Supply Voltage, Analog Back-end                     |
| 37                         | ROUT              | VSUPO                    | OUT    | Analog Red Output                                   |
| 38                         | GOUT              | VSUP <sub>O</sub>        | OUT    | Analog Green Output                                 |
| 39                         | BOUT              | VSUPO                    | OUT    | Analog Blue Output                                  |
| 40                         | VRD               | Х                        | IN     | DAC Reference                                       |

VDP 31xxB PRELIMINARY DATA SHEET

| Pin No.<br>PSDIP<br>64-pin | Pin Name          | Connection (if not used) | Туре | Short Description                |
|----------------------------|-------------------|--------------------------|------|----------------------------------|
| 41                         | RIN               | GND <sub>O</sub>         | IN   | Analog Red Input                 |
| 42                         | GIN               | GND <sub>O</sub>         | IN   | Analog Green Input               |
| 43                         | BIN               | GND <sub>O</sub>         | IN   | Analog Blue Input                |
| 44                         | FBLIN             | GND <sub>O</sub>         | IN   | Fast Blank Input                 |
| 45                         | RIN2              | GND <sub>O</sub>         | IN   | Analog Red Input 2               |
| 46                         | GIN2              | GND <sub>O</sub>         | IN   | Analog Green Input 2             |
| 47                         | BIN2              | GND <sub>O</sub>         | IN   | Analog Blue Input 2              |
| 48                         | FBLIN2            | GND <sub>O</sub>         | IN   | Fast Blank Input 2               |
| 49                         | CLK20             | LV                       | OUT  | 20 MHz System Clock Output       |
| 50                         | HOUT              | X                        | OUT  | Horizontal Drive Output          |
| 51                         | XTAL1             | X                        | IN   | Analog Crystal Input             |
| 52                         | XTAL2             | X                        | OUT  | Analog Crystal Output            |
| 53                         | VSTBY             | ×                        |      | Standby Supply Voltage           |
| 54                         | CLK5              | LV                       | OUT  | 5 MHz Clock Output               |
| 55                         | GND <sub>F</sub>  | ×                        |      | Ground, Analog Front-end         |
| 56                         | ISGND             | GND <sub>F</sub>         | IN   | Signal Ground for Analog Input   |
| 57                         | VRT               | ×                        | IN   | Reference Voltage Top, Video ADC |
| 58                         | VSUP <sub>F</sub> | ×                        |      | Supply Voltage, Analog Front-end |
| 59                         | VOUT              | LV                       | OUT  | Analog Video Output              |
| 60                         | CIN               | VRT                      | IN   | Analog Chroma Input              |
| 61                         | VIN1              | VRT                      | IN   | Analog Video 1 Input             |
| 62                         | VIN2              | VRT                      | IN   | Analog Video 2 Input             |
| 63                         | VIN3              | VRT                      | IN   | Analog Video 3 Input             |
| 64                         | VIN4              | VRT                      | IN   | Analog Video 4 Input             |

## 4.3. Pin Descriptions (pin numbers for 64-pin PSDIP)

Pin 1 – Test Input, **TEST** (Fig. 4–3) This pin enables factory test modes. For normal operation it must be connected to ground. Pin  $3-I^2C$  Bus Clock, **SCL** (Fig. 4–12) This pin connects to the  $I^2C$  bus clock line.

Pin 2 – Reset Input, **RESQ** (Fig. 4–3) A low level on this pin resets the VDP31xxB. Pin  $4 - I^2C$  Bus Data, **SDA** (Fig. 4–12) This pin connects to the  $I^2C$  bus data line.

Pin 5 - Ground (Digital Shield), DSGND

Pin 6, 7, 20–24 – IO Port Expander, **PORT[6:0]** (Fig. 4–13)

These pins provide an I<sup>2</sup>C programmable I/O port, which can be used to read and write slow external signals.

Pin 6 – Half Contrast Switch Input, **HCS** (Fig. 4–15) Via this input pin the output level of the analog RGB output pins can be reduced by 3dB.

Pin 7 – Front Sync Output, **FSY** (Fig. 4–13) This pin supplies the front sync information

Pin 8 – Composite Sync Output, **CSY** (Fig. 4–13) This output supplies a standard composite sync signal that is compatible to the analog RGB output signals.

Pin 9 – Main Sync Output, **MSY** (Fig. 4–13) This pin supplies the main sync information.

Pin 10 – Interlace Output, **INTLC** (Fig. 4–13) This pin supplies the interlace information, 0 indicates first field, 1 indicates second field.

Pin 11 – Vertical Protection Input, **VPROT** (Fig. 4–14) The vertical protection circuitry prevents the picture tube from burn-in in the event of a malfunction of the vertical deflection stage. During vertical blanking, a signal level of 2.5V is sensed. If a negative edge cannot be detected, the RGB output signals are blanked.

Pin 12 – Safety Input, **SAFETY** (Fig. 4–14)

This is a three-level input. Low level means normal function. At the medium level RGB signals are blanked and at high level RGB signals are blanked and horizontal drive is shut off.

Pin 13 – Horizontal Flyback Input, **HFLB** (Fig. 4–14) Via this pin the horizontal flyback pulse is supplied to the VDP31xxB.

Pin 14 – Ground (Digital Circuitry Front-end), GND<sub>DF</sub>

Pin 15 – Supply Voltage (Digital Circuitry), VSUPD

Pin 16 - Ground (Digital Circuitry Back-end), GND<sub>DO</sub>

Pin 17, 18, 19 – Picture Bus Priority, **PR[2:0]** (Fig. 4–5) The Picture Bus Priority lines carry the digital priority selection signals. The priority interface allows digital switching of up to 8 sources to the backend processor. Switching for different sources is prioritized and can be done from pixel to pixel.

Pin 20...24 – Picture Bus Color Address, **COLOR[4:0]** (Fig. 4–15)

The Picture Bus COLOR lines carry the digital RGB color data. They are used as address for the color lookup table.

Pin 25 – Ground (Digital Shield), **DSGND**.

Pin 26, 27 – Range Switch for Measurement ADC, **RSW1**, **RSW2** (Fig. 4–18)

These pins are open drain pull-down outputs. RSW1 is switched off during cutoff and whitedrive measurement. RSW2 is switched off during cutoff measurement only.

Pin 28 – Measurement ADC Input, **SENSE** (Fig. 4–14) This is the input of the analog digital converter for the picture and tube measurement.

Pin 29 – Ground (Measurement ADC Reference Input), GNDM

This is the ground reference for the measurement A/D converter.

Pin 30 – Vertical Sawtooth Output Q, **VERTQ** (Fig. 4–20) This pin supplies the drive signal for the vertical output stage. The drive signal is generated with 15-bit precision by the Fast Processor in the front-end. The analog voltage is generated by a 4 bit current-DAC with external resistor and uses digital noise shaping.

Pin 31 – Vertical Sawtooth Output, **VERT** (Fig. 4–20) This pin supplies the inverted signal of pin 30. Together with pin 30 it can be used to drive symmetrical deflection amplifiers.

Pin 32 – East–West Parabola Output, **EW** (Fig. 4–19) This pin supplies the parabola signal for the East-West correction. The drive signal is generated with 15 bit precision by the Fast Processor in the front-end. The analog voltage is generated by a 4 bit current-DAC with external resistor and uses digital noise shaping.

Pin 33 – DAC Current Reference, **XREF** (Fig. 4–21) External reference resistor for DAC output currents, typical 10 k $\Omega$  to adjust the output current of the D/A converters. (see recommended operating conditions). This resistor has to be connected to analog ground as closely as possible to the pin.

Pin 34 – Scan Velocity Modulation Output, **SVMOUT** (Fig. 4–16)

This output delivers the analog SVM signal. The D/A converter is a current sink like the RGB D/A converters. At zero signal the output current is 50% of the maximum output current.

Pin 35 – Ground (Analog Back-end), GND<sub>O</sub>

Pin 36 – Supply Voltage (Analog Back-end), VSUPo

Pin 37, 38, 39 – Analog RGB Outputs, **ROUT, GOUT, BOUT** (Fig. 4–16)

This are the analog Red/Green/Blue outputs of the backend. The outputs sink a current of max. 8mA.

Pin 40 – DAC Reference Decoupling, **VRD** (Fig. 4–21) Via this pin the DAC reference voltage is decoupled by an external capacitance. The DAC output currents depend on this voltage, therefore a pull-down transistor can be used to shut off all beam currents. A decoupling capacitor of  $3.3\mu\text{F}//100n\text{F}$  is required.

VDP 31xxB PRELIMINARY DATA SHEET

Pin 41, 42, 43, 45, 46, 47 – Analog RGB Inputs, **RIN1/2**, **GIN1/2**, **BIN1/2** (Fig. 4–14)

These pins are used to insert an external analog RGB signal, e.g. from a SCART connector which can by switched to the analog RGB outputs with the fast blank signal. The analog backend provides separate brightness and contrast settings for the external analog RGB signals.

Pin 44, 48 – Fast Blank Inputs, **FBLIN1/2** (Fig. 4–14) These pins are used to switch the RGB outputs to the external analog RGB inputs.

Pin 49 – Main Clock Output, **CLK20** (Fig. 4–4) This is the 20.25MHz main system clock, that is used by all circuits in a high-end VDP system. All external timing is derived from this clock.

Pin 50 – Horizontal Drive Output, **HOUT** (Fig. 4–17) This open drain output supplies the the drive pulse for the horizontal output stage. The polarity and gating with the flyback pulse are selectable by software.

Pin 51, 52 – Crystal Input and Output, **XTAL1**, **XTAL2** (Fig. 4–7)

These pins are connected to an 20.25 MHz crystal oscillator is digitally tuned by integrated shunt capacitances. The Clk20 and Clk5 clock signals are derived from this oscillator. An external clock can be fed into XTAL1. In this case clock frequency adjustment must be switched off.

Pin 53 – Standby Supply Voltage, **VSTBY** In standby mode, only the clock oscillator and the horizontal drive circuitry are active.

Pin 54 – CCU 5 MHz Clock Output, **CLK5** (Fig. 4–10) This pin provides a clock frequency for the TV microcontroller, e.g. a CCU3000 controller.

Pin 55 - Ground (Analog Front-end), GND<sub>F</sub>

Pin 56 – Ground (Analog Signal Input), **ISGND** (Fig. 4–8) This is the high quality ground reference for the video input signals.

Pin 57 – Reference Voltage Top, **VRT** (Fig. 4–8) Via this pin, the reference voltage for the A/D converters is decoupled. The pin is connected with 10  $\mu$ F/47 nF to the Signal Ground Pin.

Pin 58 – Supply Voltage (Analog Front-end), **VSUP**<sub>F</sub>

Pin 59 – Analog Video Output, **VOUT** (Fig. 4–6) The analog video signal that is selected for the main (luma, cvbs) adc is output at this pin. An emitter follower is required at this pin.

Pin 60 – Analog Chroma Input, **CIN** (Fig. 4–9) This pin is connected to the S-VHS chroma signal. A resistive divider is used to bias the input signal to the middle of the converter input range. CIN can only be connected to the chroma (Video 2) A/D converter. The signal must be AC-coupled.

Pin 61...64 – Analog Video Input 1–4, **VIN1–4** (Fig. 4–11) These are the analog video inputs. A CVBS or S-VHS luma signal is converted using the luma (Video 1) AD converter. The input signal must be AC-coupled.

#### 4.4. Pin Configuration



Fig. 4-2: VDP 31xxB in 64-pin PSDIP package

#### 4.5. Pin Circuits



Fig. 4-3: Input pins RESQ, TEST



Fig. 4-8: Pins VRT, ISGND



Fig. 4-4: Output pin CLK20



Fig. 4-9: Chroma input CIN



Fig. 4-5: Input/Output pins PR[2:0]



Fig. 4-10: Output pin CLK5



Fig. 4-6: Output pin VOUT



Fig. 4-11: Input pins VIN1-VIN4



Fig. 4-7: Input/Output Pins XTAL1, XTAL2



Fig. 4-12: Pins SDA, SCL



**Fig. 4–13:** Output pins FSY, MSY, CSY, INTLC, PORT[6:0]



**Fig. 4–14:** Input pins SAFETY, VPROT, HFLB, FBLIN1/2, RIN1/2, BIN1/2, GIN1/2, SENSE



**Fig. 4–15:** Input pins COLOR[4:0], HCS, PORT[6:0]



**Fig. 4–16:** Analog output pins ROUT, GOUT, BOUT, SVMOUT





Fig. 4–17: Output pin HOUT





Fig. 4-18: Output pins RSW1, RSW2



Fig. 4-19: Output pin EW



Fig. 4-20: Output pins VERT, VERTQ



Fig. 4-21: Input pins XREF, VRD

#### 4.6. Electrical Characteristics

## 4.6.1. Absolute Maximum Ratings

| Symbol           | Parameter                         | Pin No. | Min. | Max.                  | Unit |
|------------------|-----------------------------------|---------|------|-----------------------|------|
| T <sub>A</sub>   | Ambient Operating Temperature     | _       | 0    | 65                    | °C   |
| T <sub>S</sub>   | Storage Temperature               | _       | -40  | 125                   | °C   |
| V <sub>SUP</sub> | Supply Voltage, all Supply Inputs |         | -0.3 | 6                     | V    |
| VI               | Input Voltage, all Inputs         |         | -0.3 | V <sub>SUP</sub> +0.3 | V    |
| Vo               | Output Voltage, all Outputs       |         | -0.3 | V <sub>SUP</sub> +0.3 | V    |

Stresses beyond those listed in the "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only. Functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions/Characteristics" of this specification is not implied. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability.

## 4.6.2. Recommended Operating Conditions

| Symbol            | Parameter                           | Pin Name | Min. | Тур.  | Max. | Unit |
|-------------------|-------------------------------------|----------|------|-------|------|------|
| T <sub>A</sub>    | Ambient Operating Temperature       | _        | 0    | -     | 65   | °C   |
| V <sub>SUP</sub>  | Supply Voltages, all Supply Pins    |          | 4.75 | 5.0   | 5.25 | V    |
| f <sub>XTAL</sub> | Clock Frequency                     | XTAL1/2  | _    | 20.25 | _    | MHz  |
| R <sub>xref</sub> | RGB – DAC Current defining Resistor | XREF     | 9.5  | 10    | 10.5 | kΩ   |
| NS <sub>VDD</sub> | Negative Slope of VDD (power down)  | VSUPD    |      |       | 0.2  | V/μs |

# 4.6.3. Recommended Crystal Characteristics

| Symbol                 | Parameter                                                                 | Min. | Тур.      | Max. | Unit |
|------------------------|---------------------------------------------------------------------------|------|-----------|------|------|
| T <sub>A</sub>         | Operating Ambient Temperature                                             | 0    | _         | 65   | °C   |
| f <sub>P</sub>         | Parallel Resonance Frequency with Load Capacitance C <sub>L</sub> = 13 pF | _    | 20.250000 | -    | MHz  |
| $\Delta f_P/f_P$       | Accuracy of Adjustment                                                    | _    | _         | ±20  | ppm  |
| $\Delta f_P/f_P$       | Frequency Temperature Drift                                               | _    | _         | ±30  | ppm  |
| R <sub>R</sub>         | Series Resistance                                                         | _    | _         | 25   | Ω    |
| C <sub>0</sub>         | Shunt Capacitance                                                         | 3    | _         | 7    | pF   |
| C <sub>1</sub>         | Motional Capacitance                                                      | 20   | _         | 30   | fF   |
| Load Capaci            | tance Recommendation                                                      |      |           |      |      |
| C <sub>Lext</sub>      | External Load Capacitance 1) from pins to Ground (pin names: Xtal1 Xtal2) | -    | 3.3       | _    | pF   |
| DCO Charac             | teristics <sup>2,3)</sup>                                                 |      |           |      |      |
| C <sub>ICLoadmin</sub> | Effective Load Capacitance @ min. DCO-Position, Code 0,                   | tbd  | 4.3       | tbd  | pF   |
| C <sub>ICLoadrng</sub> | Effective Load Capacitance Range,<br>DCO Codes from 0255                  | tbd  | 12.7      | tbd  | pF   |

#### 1) Remarks on defining the External Load Capacitance:

External capacitors at each crystal pin to ground are required. They are necessary to tune the effective load capacitance of the PCBs to the required load capacitance  $C_L$  of the crystal. The higher the capacitors, the lower the clock frequency results. The nominal free running frequency should match  $f_p$  MHz. Due to different layouts of customer PCBs the matching capacitor size should be determined in the application. The suggested value is a figure based on experience with various PCB layouts.

Tuning condition: Code DVCO Register = −720

### 2) Remarks on Pulling Range of DCO:

The pulling range of the DCO is a function of the used crystal and effective load capacitance of the IC ( $C_{ICLoad} + C_{LoadBoard}$ ). The resulting frequency  $f_L$  with an effective load capacitance of  $C_{Leff} = C_{ICLoad} + C_{LoadBoard}$  is

$$f_L = f_P * \frac{1 + 0.5 * [C_1 / (C_0 + C_L)]}{1 + 0.5 * [C_1 / (C_0 + C_{Leff})]}$$

#### 3) Remarks on DCO codes

The DCO hardware register has 8 bits, the fp control register uses a range of -2048...2047

#### 4.6.4. Characteristics

at T<sub>A</sub> = 0 to 65 °C, V<sub>SUPD/F/O</sub> = 4.75 to 5.25 V, f = 20.25 MHz for min./max. values at T<sub>C</sub> = 60 °C, V<sub>SUPD/F/O</sub> = 5 V, f = 20.25 MHz for typical values

| Symbol              | Parameter                      | Pin Name           | Min. | Тур. | Max. | Unit |
|---------------------|--------------------------------|--------------------|------|------|------|------|
| I <sub>VSUPF</sub>  | Current Consumption            | V <sub>SUPF</sub>  | ı    | TBD  | -    | mA   |
| I <sub>VSUPD</sub>  | Current Consumption            | V <sub>SUPD</sub>  | _    | TBD  | _    | mA   |
| I <sub>VSUPO</sub>  | Current Consumption            | V <sub>SUPO</sub>  | _    | TBD  | _    | mA   |
| I <sub>VSTDBY</sub> | Current Consumption            | V <sub>STDBY</sub> | _    | TBD  | _    | mA   |
| P <sub>TOT</sub>    | Total Power Dissipation        |                    | _    | TBD  | TBD  | W    |
| IL                  | Input / Output Leakage Current | All I/O Pins       | -1   | _    | 1    | μΑ   |

## 4.6.4.1. 5 MHz Clock Output

| Symbol          | Parameter              | Pin Name | Min. | Тур. | Max.   | Unit | Test Conditions            |
|-----------------|------------------------|----------|------|------|--------|------|----------------------------|
| V <sub>OL</sub> | Output Low Voltage     | CLK5     | _    | _    | 0.4    | V    | I <sub>OL</sub> = 0.4 mA   |
| V <sub>OH</sub> | Output High Voltage    |          | 4.0  | _    | VSTDBY | V    | $-I_{OL} = 0.9 \text{ mA}$ |
| t <sub>OT</sub> | Output Transition Time |          | -    | 50   | -      | ns   | C <sub>LOAD</sub> = 30 pF  |

# 4.6.4.2. 20 MHz Clock Input/Output, External Clock Input (XTAL1) (see Fig. 4–22)

| Symbol                                 | Parameter                                     | Pin Name | Min.                         | Тур.                | Max.                           | Unit | Test Conditions           |
|----------------------------------------|-----------------------------------------------|----------|------------------------------|---------------------|--------------------------------|------|---------------------------|
| V <sub>DCAV</sub>                      | DC Average                                    | CLK20    | V <sub>SUP</sub> /2<br>- 0.3 | V <sub>SUP</sub> /2 | V <sub>SUP/</sub> 2<br>+ 0.3   | V    | C <sub>LOAD</sub> = 30 pF |
| V <sub>PP</sub>                        | V <sub>OUT</sub> Peak to Peak                 |          | 1.3                          | 1.6                 | -                              | V    | C <sub>LOAD</sub> = 30 pF |
| t <sub>OT</sub>                        | Output Transition Time                        |          | 1                            | ı                   | 18                             | ns   | C <sub>LOAD</sub> = 30 pF |
| V <sub>IT</sub>                        | Input Trigger Level                           |          | 2.1                          | 2.5                 | 2.9                            | V    | only for test purposes    |
| $f_\Phi$                               | ΦMain Clock Frequency                         | XTAL 1   | 10                           | 20.25               | 24                             | MHz  |                           |
| $V_{\Phi MIDC}$                        | ΦMain Clock Input DC Voltage                  |          | 1.0                          | ı                   | 3.5                            | V    |                           |
| $V_{\PhiMIAC}$                         | ΦM Clock Input AC Voltage (p-p)               |          | 0.8                          | ı                   | 2.5                            | V    |                           |
| t <sub>ΦΜΙΗ</sub><br>t <sub>ΦΜΙL</sub> | ΦM Clock Input High/Low Ratio                 |          | 0.9                          | 1.0                 | 1.1                            |      |                           |
| t <sub>ΦMIHL</sub>                     | ΦM Clock Input High to Low<br>Transition Time |          | _                            | ı                   | 0.15<br>f <sub>ΦM</sub>        |      |                           |
| t <sub>ФМILH</sub>                     | ΦM Clock Input Low to High<br>Transition Time |          | _                            | -                   | <u>0.15</u><br>f <sub>ФМ</sub> |      |                           |

VDP 31xxB PRELIMINARY DATA SHEET



# 4.6.4.3. Reset Input, Test Input

| Symbol          | Parameter          | Pin Name     | Min. | Тур. | Max. | Unit | Test Conditions |
|-----------------|--------------------|--------------|------|------|------|------|-----------------|
| V <sub>IL</sub> | Input Low Voltage  | RESQ<br>TEST | -    | -    | 1.5  | V    |                 |
| V <sub>IH</sub> | Input High Voltage | 1201         | 3.0  | -    | -    | V    |                 |

## 4.6.4.4. I<sup>2</sup>C Bus Interface

| Symbol               | Parameter                    | Pin Name | Min. | Тур. | Max.       | Unit   | Test Conditions                                |
|----------------------|------------------------------|----------|------|------|------------|--------|------------------------------------------------|
| $V_{IL}$             | Input Low Voltage            | SDA, SCL | -    | -    | 1.5        | V      |                                                |
| V <sub>IH</sub>      | Input High Voltage           |          | 3.0  | -    | -          | V      |                                                |
| V <sub>OL</sub>      | Output Low Voltage           |          | -    | -    | 0.4<br>0.6 | V<br>V | I <sub>I</sub> = 3 mA<br>I <sub>I</sub> = 6 mA |
| V <sub>IH</sub>      | Input Capacitance            |          | _    | _    | tbd        | pF     |                                                |
| t <sub>F</sub>       | Signal Fall Time             |          | -    | -    | 300        | ns     | C <sub>L</sub> = 400 pF                        |
| t <sub>R</sub>       | Signal Rise Time             |          | -    | -    | 300        | ns     | C <sub>L</sub> = 400 pF                        |
| f <sub>SCL</sub>     | Clock Frequency              | SCL      | 0    | -    | 400        | kHz    |                                                |
| t <sub>LOW</sub>     | Low Period of SCL            |          | 1.3  | -    | -          | μs     |                                                |
| t <sub>HIGH</sub>    | High Period of SCL           |          | 0.6  | _    | -          | μs     |                                                |
| t <sub>SU Data</sub> | Data Set Up Time to SCL high | SDA      | 100  | -    | -          | ns     |                                                |
| t <sub>HD Data</sub> | DATA Hold Time to SCL low    |          | 0    | -    | 0.9        | μs     |                                                |

56

# 4.6.4.5. IO Port Expander

| Symbol          | Parameter              | Pin Name  | Min.                       | Тур. | Max.              | Unit | Test Conditions                         |
|-----------------|------------------------|-----------|----------------------------|------|-------------------|------|-----------------------------------------|
| V <sub>IL</sub> | Input Low Voltage      | PORT[6:0] | _                          | -    | 0.8               | V    |                                         |
| V <sub>IH</sub> | Input High Voltage     |           | 1.5                        | -    | -                 | V    |                                         |
| V <sub>OL</sub> | Output Low Voltage     |           | _                          | 0.2  | 0.4               | V    | I <sub>OL</sub> = 1.6 mA,<br>strength 6 |
| V <sub>OH</sub> | Output High Voltage    |           | V <sub>SUPD</sub><br>- 0.4 | -    | V <sub>SUPD</sub> | V    | -I <sub>OL</sub> = 1.6mA,<br>strength 6 |
| t <sub>OD</sub> | Output Transition Time |           | -                          | -    | 35                | ns   | C <sub>LOAD</sub> = 70pF                |
| I <sub>OL</sub> | Output Current         |           | -10                        | -    | 10                | mA   | driver imp. = 0                         |

# 4.6.4.6. Analog Video Inputs

| Symbol           | Parameter                                | Pin Name                            | Min. | Тур. | Max. | Unit | Test Conditions |
|------------------|------------------------------------------|-------------------------------------|------|------|------|------|-----------------|
| V <sub>VIN</sub> | Analog Input Voltage                     | VIN1<br>VIN2<br>VIN3<br>VIN4<br>CIN | 0    | _    | 3.5  | V    |                 |
| C <sub>CP</sub>  | Input Coupling Capacitor<br>Video Inputs | VIN1<br>VIN2<br>VIN3<br>VIN4        | -    | 680  | -    | nF   |                 |
| C <sub>CP</sub>  | Input Coupling Capacitor<br>Chroma Input | CIN                                 | -    | 1    | ı    | nF   |                 |

# 4.6.4.7. Analog Front-End and ADCs

| Symbol              | Parameter                                   | Pin Name             | Min. | Тур.  | Max. | Unit     | Test Conditions                                      |
|---------------------|---------------------------------------------|----------------------|------|-------|------|----------|------------------------------------------------------|
| V <sub>VRT</sub>    | Reference Voltage Top                       | VRT                  | 2.5  | 2.6   | 2.8  | <b>V</b> | 10 μF/10 nF, 1 GΩ Probe                              |
| Luma – Path         |                                             |                      |      |       |      |          |                                                      |
| R <sub>VIN</sub>    | Input Resistance                            | VIN1<br>VIN2         | 1    |       |      | ΜΩ       | Code Clamp – DAC = 0                                 |
| C <sub>VIN</sub>    | Input Capacitance                           | VIN2<br>VIN3<br>VIN4 |      | tbd   |      | pF       |                                                      |
| V <sub>VIN</sub>    | Full Scale Input Voltage                    | V11 <b>V</b> 4       | 1.8  | 2.0   | 2.2  | $V_{PP}$ | min. AGC Gain                                        |
| V <sub>VIN</sub>    | Full Scale Input Voltage                    |                      | 0.5  | 0.6   | 0.7  | $V_{PP}$ | max. AGC Gain                                        |
| AGC                 | AGC Step Width                              |                      |      | 0.166 |      | dB       | 6-Bit Resolution = 64 Steps                          |
| DNL <sub>AGC</sub>  | AGC Differential Non-Linearity              |                      |      |       | ±0.5 | LSB      | f <sub>sig</sub> = 1 MHz,<br>–2 dBr of max. AGC-Gain |
| V <sub>VINCL</sub>  | Input Clamping Level, CVBS                  |                      |      | 1.0   |      | V        | Binary Level = 64 LSB<br>min. AGC Gain               |
| Q <sub>CL</sub>     | Clamping DAC Resolution                     |                      | -16  |       | 15   | steps    | 5 Bit – I-DAC, bipolar                               |
| I <sub>CL-LSB</sub> | Input Clamping Current per Step             |                      | 0.7  | 1.0   | 1.3  | μΑ       | V <sub>VIN</sub> = 1.5 V                             |
| DNL <sub>ICL</sub>  | Clamping DAC Differential Non-<br>Linearity |                      |      |       | ±0.5 | LSB      |                                                      |
| C <sub>ICL</sub>    | Clamping-Capacity                           |                      | tbd  | _     | -    | pF       | Coupling-Cap. @ Inputs                               |

| Symbol              | Parameter                                  | Pin Name             | Min. | Тур.  | Max.    | Unit            | Test Conditions                                                                  |
|---------------------|--------------------------------------------|----------------------|------|-------|---------|-----------------|----------------------------------------------------------------------------------|
| Chroma – P          | ath                                        |                      |      | •     |         | •               |                                                                                  |
| R <sub>CIN</sub>    | Input Resistance<br>SVHS Chroma            | CIN<br>VIN1          | 1.4  | 2.0   | 2.6     | kΩ              |                                                                                  |
| V <sub>CIN</sub>    | Full Scale Input Voltage, Chroma           |                      | 1.08 | 1.2   | 1.32    | V <sub>PP</sub> |                                                                                  |
| V <sub>CINDC</sub>  | Input Bias Level,<br>SVHS Chroma           |                      | -    | 1.5   | -       | V               |                                                                                  |
|                     | Binary Code for Open<br>Chroma Input       |                      |      | 128   |         |                 |                                                                                  |
| Dynamic Ch          | naracteristics for all Video Paths (Luma   | + Chroma)            |      | •     |         |                 |                                                                                  |
| BW                  | Bandwidth                                  | VIN1<br>VIN2         | tbd  | tbd   |         | MHz             | –2 dBr input signal level                                                        |
| XTALK               | Crosstalk, any Two Video Inputs            | VIN2<br>VIN3<br>VIN4 |      | -56   |         | dB              | 1 MHz, –2 dBr signal level                                                       |
| THD                 | Total Harmonic Distortion                  | CIN                  |      | 50    |         | dB              | 1 MHz, 5 harmonics,<br>–2 dBr signal level                                       |
| SINAD               | Signal to Noise and Distortion Ratio       |                      |      | 45    |         | dB              | 1 MHz, all outputs,<br>–2 dBr signal level                                       |
| INL                 | Integral Non-Linearity,                    |                      |      |       | ±1      | LSB             | Code Density,                                                                    |
| DNL                 | Differential Non-Linearity                 |                      | ±0.8 | LSB   | DC-ramp |                 |                                                                                  |
| DG                  | Differential Gain                          |                      |      |       | ±3      | %               | -12 dBr, 4.4 MHz signal on DC-                                                   |
| DP                  | Differential Phase                         |                      |      |       | 1.5     | deg             | ramp                                                                             |
| Analog Vide         | o Output                                   |                      |      |       |         |                 |                                                                                  |
| V <sub>OUT</sub>    | Output Voltage                             | VOUT                 | 1.7  | 2.0   | 2.3     | V <sub>PP</sub> | V <sub>VIN</sub> = 1 V <sub>PP</sub> , AGC = 0 dB                                |
| AGC <sub>VOUT</sub> | AGC Step Width, VOUT                       |                      | tbd  | 1.333 | tbd     | dB              | 3 Bit Resolution = 7 Steps<br>3 MSB's of main AGC                                |
| DNL <sub>AGC</sub>  | AGC Differential Non-Linearity             |                      |      |       | ±0.5    | LSB             | 3 MSB'S OF Main AGC                                                              |
| V <sub>OUTDC</sub>  | DC-Level                                   |                      |      | 1     |         | V               | clamped to back porch                                                            |
| BW                  | V <sub>OUT</sub> Bandwidth                 |                      | tbd  | 10    |         | MHz             | Input: $-2$ dBr of main ADC range, $C_L \le 10$ pF                               |
| THD                 | V <sub>OUT</sub> Total Harmonic Distortion |                      |      | tbd   | -40     | dB              | Input: −2 dBr of main ADC range,<br>C <sub>L</sub> ≤ 10 pF<br>1 MHz, 5 Harmonics |
| C <sub>LVOUT</sub>  | Load Capacitance                           |                      | -    | -     | 10      | pF              |                                                                                  |
| I <sub>LVOUT</sub>  | Output Current                             |                      | _    | _     | ±0.1    | mA              |                                                                                  |

58 MICRONAS INTERMETALL

## **4.6.4.8. Picture Bus Input** (see Fig. 4–23)

| Symbol          | Parameter          | Pin Name        | Min. | Тур. | Max. | Unit     | Test Conditions |
|-----------------|--------------------|-----------------|------|------|------|----------|-----------------|
| V <sub>IL</sub> | Input Low Voltage  | PR[2:0]<br>COL- | -    | _    | 0.8  | <b>V</b> |                 |
| V <sub>IH</sub> | Input High Voltage | OR[4:0]         | 1.5  | _    | _    | ٧        |                 |
| t <sub>IS</sub> | Input Setup Time   |                 | 7    | -    | -    | ns       |                 |
| t <sub>IH</sub> | Input Hold Time    |                 | 5    | _    | _    | ns       |                 |



# 4.6.4.9. INTLC, Front Sync Output

| Symbol          | Parameter           | Pin Name     | Min.                       | Тур. | Max.              | Unit | Test Conditions                         |
|-----------------|---------------------|--------------|----------------------------|------|-------------------|------|-----------------------------------------|
| V <sub>OL</sub> | Output Low Voltage  | INTLC<br>FSY | -                          | 0.2  | 0.4               | V    | I <sub>OL</sub> = 1.6 mA,<br>strength 6 |
| V <sub>OH</sub> | Output High Voltage |              | V <sub>SUPD</sub><br>- 0.4 | _    | V <sub>SUPD</sub> | V    | -I <sub>OL</sub> = 1.6mA,<br>strength 6 |
| t <sub>OH</sub> | Output Hold Time    |              | 6                          | 14   |                   | ns   | C <sub>LOAD</sub> = 70pF                |
| t <sub>OD</sub> | Output Delay Time   |              | -                          | -    | 35                | ns   | C <sub>LOAD</sub> = 70pF                |
| I <sub>OL</sub> | Output Current      |              | -10                        | -    | 10                | mA   | driver imp. = 0                         |

## 4.6.4.10. Main Sync Output

| Symbol          | Parameter           | Pin Name | Min.                       | Тур. | Max.              | Unit | Test Conditions                         |
|-----------------|---------------------|----------|----------------------------|------|-------------------|------|-----------------------------------------|
| V <sub>OL</sub> | Output Low Voltage  | MSY      | -                          | 0.2  | 0.4               | V    | I <sub>OL</sub> = 1.6 mA,<br>strength 6 |
| V <sub>OH</sub> | Output High Voltage |          | V <sub>SUPD</sub><br>- 0.4 | _    | V <sub>SUPD</sub> | V    | -I <sub>OL</sub> = 1.6mA,<br>strength 6 |
| t <sub>OH</sub> | Output Hold Time    |          | 6                          | 14   |                   | ns   | C <sub>LOAD</sub> = 70pF                |
| t <sub>OD</sub> | Output Delay Time   |          | ı                          | ı    | 35                | ns   | C <sub>LOAD</sub> = 70pF                |
| I <sub>OL</sub> | Output Current      |          | -10                        | ı    | 10                | mA   | driver imp. = 0                         |

# 4.6.4.11. Combined Sync Output

| Symbol          | Parameter              | Pin Name | Min.                       | Тур. | Max.              | Unit | Test Conditions                         |
|-----------------|------------------------|----------|----------------------------|------|-------------------|------|-----------------------------------------|
| V <sub>OL</sub> | Output Low Voltage     | CSY      | _                          | _    | 0.4               | V    | I <sub>OL</sub> = 1.6 mA<br>strength 6  |
| V <sub>OH</sub> | Output High Voltage    |          | V <sub>SUPD</sub><br>- 0.4 | -    | V <sub>SUPD</sub> | V    | -I <sub>OL</sub> = 1.6 mA<br>strength 6 |
| t <sub>OT</sub> | Output Transition Time |          | -                          | 10   | 20                | ns   | C <sub>LOAD</sub> = 30 pF               |
| I <sub>OL</sub> | Output Current         |          | -10                        | _    | 10                | mA   | driver imp. = 0                         |

# 4.6.4.12. Horizontal Flyback Input

| Symbol             | Parameter                                        | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions                                |
|--------------------|--------------------------------------------------|----------|------|------|------|------|------------------------------------------------|
| V <sub>IL</sub>    | Input Low Voltage                                | HFLB     | -    | -    | 1.8  | V    |                                                |
| V <sub>IH</sub>    | Input High Voltage                               |          | 2.6  | -    | -    | V    |                                                |
| V <sub>IHST</sub>  | Input Hysteresis                                 |          | 0.1  | -    | -    | V    |                                                |
| PSRR <sub>HF</sub> | Power Supply Rejection Ratio of<br>Trigger Level |          | 0    |      |      | dB   | f = 20 MHz                                     |
| PSRR <sub>MF</sub> | Power Supply Rejection Ratio of<br>Trigger Level |          | -20  |      |      | dB   | f < 15 kHz                                     |
| PSRR <sub>LF</sub> | Power Supply Rejection Ratio of<br>Trigger Level |          | -40  |      |      | dB   | f < 100 Hz                                     |
| t <sub>PID</sub>   | Internal Delay                                   |          |      |      | 12   | ns   | slew rate 500 mV/ns<br>swing 1 V <sub>PP</sub> |

# 4.6.4.13. Horizontal Drive Output

| Symbol          | Parameter                                 | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions           |
|-----------------|-------------------------------------------|----------|------|------|------|------|---------------------------|
| V <sub>OL</sub> | Output Low Voltage                        | HOUT     | _    | _    | 0.4  | ٧    | I <sub>OL</sub> = 10 mA   |
| V <sub>OH</sub> | Output High Voltage<br>(Open Drain Stage) |          | _    | -    | 8    | ٧    | external pull-up resistor |
| t <sub>OF</sub> | Output Fall Time                          |          | -    | 8    | 20   | ns   | C <sub>LOAD</sub> = 30pF  |
| I <sub>OL</sub> | Output Low Current                        |          | -    | -    | 10   | mA   |                           |

# 4.6.4.14. Vertical Protection Input

| Symbol            | Parameter          | Pin Name | Min. | Тур. | Max. | Unit     | Test Conditions |
|-------------------|--------------------|----------|------|------|------|----------|-----------------|
| V <sub>IL</sub>   | Input Low Voltage  | VPROT    | -    | _    | 1.8  | <b>V</b> |                 |
| V <sub>IH</sub>   | Input High Voltage |          | 2.6  | _    | _    | V        |                 |
| V <sub>IHST</sub> | Input Hysteresis   |          | 0.1  | _    | _    | V        |                 |

60

# 4.6.4.15. Vertical Safety Input

| Symbol            | Parameter                | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions |
|-------------------|--------------------------|----------|------|------|------|------|-----------------|
| V <sub>ILA</sub>  | Input Low Voltage A      | SAFETY   | -    | -    | 1.8  | V    |                 |
| V <sub>IHA</sub>  | Input High Voltage A     |          | 2.6  | _    | _    | ٧    |                 |
| V <sub>ILB</sub>  | Input Low Voltage B      |          | -    | -    | 3.1  | V    |                 |
| V <sub>IHB</sub>  | Input High Voltage B     |          | 3.9  | _    | -    | V    |                 |
| V <sub>IHST</sub> | Input Hysteresis A and B |          | 0.1  | -    | -    | V    |                 |
| t <sub>PID</sub>  | Internal Delay           |          |      |      | 100  | ns   |                 |

# 4.6.4.16. Vertical and East/West Drive Output

| Symbol            | Parameter                        | Pin Name            | Min. | Тур. | Max. | Unit | Test Conditions                                      |
|-------------------|----------------------------------|---------------------|------|------|------|------|------------------------------------------------------|
| V <sub>OL</sub>   | Output Voltage LOW               | EW<br>VERT<br>VERTQ |      | 0    |      | ٧    | $R_{load} = 6800$<br>$R_{xref} = 10 \text{ k}\Omega$ |
| V <sub>OH</sub>   | Output Voltage HIGH              | VERTQ               | 2.82 | 3    | 3.2  | ٧    | $R_{load} = 6800$<br>$R_{xref} = 10 \text{ k}\Omega$ |
| I <sub>dacn</sub> | Full scale DAC Output<br>Current |                     | 415  | 440  | 465  | μΑ   | Vo = 0 V<br>$R_{xref} = 10 kΩ$                       |
| PSRR              | Power Supply Rejection<br>Ratio  |                     | 20   | -    | -    | dB   |                                                      |

# 4.6.4.17. Sense A/D Converter Input

| Symbol            | Parameter                     | Pin Name | Min. | Тур. | Max.             | Unit | Test Conditions                               |
|-------------------|-------------------------------|----------|------|------|------------------|------|-----------------------------------------------|
| VI                | Input Voltage Range           | SENSE    | 0    | _    | V <sub>sup</sub> | V    |                                               |
| V <sub>I255</sub> | Input Voltage for code 255    |          | 1.4  | 1.54 | 1.7              | V    | Read cutoff blue register                     |
| C <sub>0</sub>    | Digital Output for zero Input |          |      |      | 16               | LSB  | Offset check,<br>read cutoff blue<br>register |
| R <sub>I</sub>    | Input Impedance               |          | 1    | -    | _                | ΜΩ   |                                               |
| Range Sv          | vitch Outputs                 |          |      |      |                  |      |                                               |
| R <sub>ON</sub>   | Output On Resistance          | RSW1     | -    | -    | 50               | Ω    | I <sub>OL</sub> = 10 mA                       |
| I <sub>Max</sub>  | Maximum Current               | RSW2     | _    | _    | 15               | mA   |                                               |
| I <sub>LEAK</sub> | Leakage Current               |          | -    | -    | 600              | nA   | RSW High Impedance                            |
| C <sub>IN</sub>   | Input Capacitance             |          | -    | -    | TBD              | pF   |                                               |

# 4.6.4.18. Analog RGB and FB Inputs

| Symbol               | Parameter                                                                                                         | Pin Name             | Min.       | Тур. | Max. | Unit            | Test Conditions                                                                                                                                                    |
|----------------------|-------------------------------------------------------------------------------------------------------------------|----------------------|------------|------|------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>RGBIN</sub>   | External RGB Inputs Voltage<br>Range                                                                              | RIN<br>GIN<br>BIN    | -0.3       | -    | 1.1  | V               |                                                                                                                                                                    |
| V <sub>RGBIN</sub>   | nominal RGB Input Voltage<br>peak-to-peak                                                                         | RIN2<br>GIN2<br>BIN2 | 0.5        | 0.7  | 1.0  | V <sub>PP</sub> | SCART Spec: 0.7 V ±3 dB                                                                                                                                            |
| V <sub>RGBIN</sub>   | RGB Inputs Voltage for Maximum Output Current                                                                     | DINZ                 |            | 0.44 |      |                 | Contrast setting: 511                                                                                                                                              |
|                      | RGB Inputs Voltage for Maximum Output Current                                                                     |                      |            | 0.7  |      |                 | Contrast setting: 323                                                                                                                                              |
|                      | RGB Inputs Voltage for Maximum Output Current                                                                     |                      |            | 1.1  |      |                 | Contrast setting: 204                                                                                                                                              |
| C <sub>RGBIN</sub>   | External RGB Input Coupling Capacitor                                                                             |                      |            | 15   |      | nF              |                                                                                                                                                                    |
|                      | Clamp Pulse Width                                                                                                 |                      | 3.1        |      |      | μs              |                                                                                                                                                                    |
| C <sub>IN</sub>      | Input Capacitance                                                                                                 |                      | _          | _    | 13   | pF              |                                                                                                                                                                    |
| I <sub>IL</sub>      | Input Leakage Current                                                                                             |                      | -0.5       | -    | 0.5  | μА              | Clamping OFF,<br>V <sub>IN</sub> =0.33 V                                                                                                                           |
| V <sub>CLIP</sub>    | RGB Input Voltage for<br>Clipping Current                                                                         |                      |            | 2    |      | V               |                                                                                                                                                                    |
| V <sub>CLAMP</sub>   | Clamp Level at Input                                                                                              |                      | 40         | 60   | 80   | mV              | Clamping ON                                                                                                                                                        |
| V <sub>INOFF</sub>   | Offset Level at Input                                                                                             |                      | -10        |      | 10   | mV              | Extrapolated from V <sub>IN</sub> = 100 mV and 200 mV                                                                                                              |
| V <sub>INOFF</sub>   | Offset Level Match at Input                                                                                       |                      | -10        |      | 10   | mV              | Extrapolated from V <sub>IN</sub> = 100 mV and 200 mV                                                                                                              |
| R <sub>CLAMP</sub>   | Clamping-ON-Resistance                                                                                            |                      |            | 140  | _    | Ω               |                                                                                                                                                                    |
| V <sub>FBLOFF</sub>  | FBLIN Low Level                                                                                                   | FBLIN                | -          | _    | 0.5  | V               |                                                                                                                                                                    |
| V <sub>FBLON</sub>   | FBLIN High Level                                                                                                  | FBLIN2               | 0.9        | _    | _    | V               |                                                                                                                                                                    |
| V <sub>FBLTRIG</sub> | Fast Blanking Trigger<br>Level typical                                                                            |                      |            | 0.7  |      |                 |                                                                                                                                                                    |
| <sup>†</sup> PID     | Delay Fast Blanking to RGB <sub>OUT</sub> from midst of FBLIN-transition to 90% of RGB <sub>OUT</sub> -transition |                      |            | 8    | 15   | ns              | Internal RGB = 3.75 mA Full Scale Int. Brightness = 0 External Brightness = 1.5 mA (Full Scale) RGBin = 0 VFBLOFF = 0.4 V VFBLON = 1.0 V Rise and fall time = 2 ns |
|                      | Difference of Internal Delay to External RGBin Delay                                                              |                      | <b>-</b> 5 |      | +5   | ns              |                                                                                                                                                                    |
|                      | Switch-Over-Glitch                                                                                                |                      |            | 0.5  |      | pAs             | Switch from 3.75 mA (int) to 1.5 mA (ext)                                                                                                                          |

62

# 4.6.4.19. Half Contrast Switch Input

| Symbol          | Parameter                                                                                           | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions                                                                                               |
|-----------------|-----------------------------------------------------------------------------------------------------|----------|------|------|------|------|---------------------------------------------------------------------------------------------------------------|
| V <sub>IL</sub> | Input Low Voltage                                                                                   | HCS      | -    | -    | 0.8  | V    |                                                                                                               |
| V <sub>IH</sub> | Input High Voltage                                                                                  |          | 1.5  | -    | -    | V    |                                                                                                               |
| tHCS            | Delay HCS to RGB <sub>OUT</sub> from 50% of HCS-transition to 90% of RGB <sub>OUT</sub> -transition |          |      | 80   | 120  | ns   | Internal RGB = 3.75 mA<br>V <sub>HCSL</sub> = 0.4 V<br>V <sub>HCSH</sub> = 1.0 V<br>Rise and fall time = 2 ns |

# 4.6.4.20. Analog RGB Outputs, D/A Converters

| Symbol             | Parameter                                                                                     | Pin Name | Min. | Тур. | Max.              | Unit           | Test Conditions                                                                              |
|--------------------|-----------------------------------------------------------------------------------------------|----------|------|------|-------------------|----------------|----------------------------------------------------------------------------------------------|
| Internal R         | GB Signal D/A Converter Characte                                                              | eristics | •    | •    | •                 | •              |                                                                                              |
|                    | Resolution                                                                                    | ROUT     | _    | 10   | -                 | bit            |                                                                                              |
| I <sub>OUT</sub>   | Full Scale Output Current                                                                     | BOUT     | 3.6  | 3.75 | 3.9               | mA             | $R_{ref} = 10 \text{ k}\Omega$                                                               |
| I <sub>OUTHC</sub> | Half Contrast Output Current                                                                  |          | 1.74 | 1.87 | 2.0               | mA             | $R_{ref} = 10 \text{ k}\Omega,$<br>$I_{OUT} = 3.75 \text{ mA}$                               |
|                    | Differential Nonlinearity                                                                     |          |      |      | 0.5               | LSB            |                                                                                              |
|                    | Integral Nonlinearity                                                                         |          |      |      | 1                 | LSB            |                                                                                              |
|                    | Glitch Pulse Charge                                                                           | 1        |      | 0.5  |                   | pAs            | Ramp signal, $25\Omega$ output termination                                                   |
| t <sub>T</sub>     | Rise and Fall Time                                                                            |          |      | 3    |                   | ns             | 10% to 90%, 90% to 10%                                                                       |
| t <sub>RHC</sub>   | Half Contrast Rise Time                                                                       |          |      | 50   | 75                | ns             | 60% to 90% I <sub>OUT</sub> = 3.75mA                                                         |
| t <sub>FHC</sub>   | Half Contrast Fall Time                                                                       |          |      | 25   | 40                | ns             | 90% to 60% I <sub>OUT</sub> = 3.75mA                                                         |
|                    | Intermodulation                                                                               |          |      |      | -50               | dB             | 2/2.5 MHz full scale                                                                         |
|                    | Signal to Noise                                                                               |          | +50  |      |                   | dB             | Signal: 1MHz full scale<br>Bandwidth: 10MHz                                                  |
| $\Delta_{RGB}$     | Matching R-G, R-B, G-B                                                                        |          | -2   |      | 2                 | %              |                                                                                              |
| $\Delta_{RGBHC}$   | Half Contrast Matching<br>R-G, R-B, G-B                                                       |          | -5   |      | 5                 | %              |                                                                                              |
|                    | R/B/G Crosstalk<br>one channel talks<br>two channels talk                                     |          |      |      | -46               | dB             | Passive channel: I <sub>OUT</sub> =1.88 mA Crosstalk-Signal: 1.25 MHz, 3.75 mA <sub>PP</sub> |
|                    | RGB Input Crosstalk from external RGB one channel talks two channels talk three channels talk |          |      |      | -50<br>-50<br>-50 | dB<br>dB<br>dB | 5.1 5 m, pp                                                                                  |

| Symbol             | Parameter                             | Pin Name       | Min. | Тур.   | Max. | Unit | Test Conditions                                                                    |
|--------------------|---------------------------------------|----------------|------|--------|------|------|------------------------------------------------------------------------------------|
| Internal R         | GB Brightness D/A Converter Cha       | aracteristics  | •    | •      | •    | •    | •                                                                                  |
|                    | Resolution                            | ROUT<br>GOUT   |      | 9      |      | bits |                                                                                    |
| I <sub>BR</sub>    | Full Scale Output Current relative    | BOUT           | 39.2 | 40     | 40.8 | %    | Ref to max. digital RGB                                                            |
| I <sub>BR</sub>    | Full Scale Output Current absolute    |                | 1    | 1.5    |      | mA   |                                                                                    |
| I <sub>BR</sub>    | differential nonlinearity             |                |      |        | 0.5  | LSB  |                                                                                    |
| I <sub>BR</sub>    | integral nonlinearity                 |                |      |        | 1    | LSB  |                                                                                    |
| I <sub>BR</sub>    | Match R-G, R-B, G-B                   |                | -2   |        | 2    | %    |                                                                                    |
| I <sub>BR</sub>    | Match to digital RGB<br>R–R, G–G, B–B |                | -2   |        | 2    | %    |                                                                                    |
| External           | RGB Voltage/Current Converter Cl      | naracteristics | •    | 1      | •    | •    | •                                                                                  |
|                    | Resolution                            | ROUT           |      | 9      |      | bits |                                                                                    |
| I <sub>EXOUT</sub> | Full Scale Output Current relative    | GOUT<br>BOUT   | 96   | 100    | 104  | %    | Ref. to max. Digital RGB<br>V <sub>IN</sub> = 0.7 V <sub>PP</sub> , contrast = 323 |
|                    | Full Scale Output Current absolute    |                |      | 3.75   |      | mA   | Same as Digital RGB                                                                |
| CR                 | Contrast Adjust Range                 |                |      | 16:511 |      |      |                                                                                    |

64 MICRONAS INTERMETALL

| Symbol            | Parameter                                                                                                | Pin Name               | Min.       | Тур. | Max. | Unit     | Test Conditions                                                                                                   |
|-------------------|----------------------------------------------------------------------------------------------------------|------------------------|------------|------|------|----------|-------------------------------------------------------------------------------------------------------------------|
|                   | Gain Match R-G, R-B, G-B                                                                                 | ROUT<br>GOUT<br>BOUT - | -2         |      | 2    | %        | Measured at RGB Outputs<br>V <sub>IN</sub> = 0.7 V, contrast = 323                                                |
|                   | Gain Match to RGB–DACs<br>R–R, G–G, B–B                                                                  |                        | -3         |      | 3    | %        | Measured at RGB Outputs<br>V <sub>IN</sub> = 0.7 V, contrast = 323                                                |
|                   | R/B/G Input Crosstalk<br>one channel talks<br>two channels talk                                          |                        |            |      | -46  | dB       | Passive channel:<br>V <sub>IN</sub> = 0.7V,<br>contrast = 323                                                     |
|                   | RGB Input Crosstalk from<br>Internal RGB<br>one channel talks<br>two channels talk<br>tree channels talk |                        |            |      | -50  | dB       | Crosstalk signal: 1.25 MHz,<br>3.75 mA <sub>PP</sub>                                                              |
|                   | RGB Input Noise and<br>Distortion                                                                        |                        |            |      | -50  | dB       | V <sub>IN</sub> = 0.7 V <sub>PP</sub> at 1 MHz<br>contrast = 323<br>Bandwidth: 10 MHz                             |
|                   | RGB Input Bandwidth –3dB                                                                                 |                        | 10         | 15   | -    | MHz      | V <sub>IN</sub> = 0.7 V <sub>PP</sub> ,<br>contrast = 323                                                         |
|                   | RGB Input THD                                                                                            |                        | -50<br>-40 |      |      | dB<br>dB | Input signal 1 MHz<br>Input signal 6 MHz<br>V <sub>IN</sub> = 0.7 V <sub>PP</sub><br>contrast = 323               |
|                   | Differential Nonlinearity of<br>Contrast Adjust                                                          |                        |            |      | 1.0  | LSB      | V <sub>IN</sub> = 0.44 V                                                                                          |
|                   | integral nonlinearity of<br>Contrast Adjust                                                              |                        |            |      | 7    | LSB      |                                                                                                                   |
| V <sub>RGBO</sub> | RGB Output Voltage                                                                                       |                        | -1.0       |      | 0.3  | V        | Referred to V <sub>SUPO</sub>                                                                                     |
|                   | RGB Output Load Resistance                                                                               |                        |            |      | 100  | Ω        | Ref. to V <sub>SUPO</sub>                                                                                         |
| Vоитс             | RGB Output Compliance                                                                                    |                        | -1.5       | -1.3 | -1.2 | V        | Ref. to V <sub>SUPO</sub> Sum of max. Current of RGB–DACs and max. Current of Int. Brightness DACs is 2% degraded |
| External F        | RGB Brightness D/A Converter Char                                                                        | acteristics            |            | •    | •    | •        |                                                                                                                   |
|                   | Resolution                                                                                               | ROUT                   |            | 9    |      | bits     |                                                                                                                   |
| I <sub>EXBR</sub> | Full Scale Output Current relative                                                                       | GOUT<br>BOUT           | 39.2       | 40   | 40.8 | %        | Ref to max. digital RGB                                                                                           |
|                   | Full Scale Output Current absolute                                                                       |                        |            | 1.5  |      | mA       |                                                                                                                   |
|                   | Differential Nonlinearity                                                                                |                        |            |      | 0.5  | LSB      |                                                                                                                   |
|                   | Integral Nonlinearity                                                                                    |                        |            |      | 1    | LSB      |                                                                                                                   |
|                   | Matching R-G, R-B, G-B                                                                                   |                        | -2         |      | 2    | %        |                                                                                                                   |
|                   | Matching to digital RGB<br>R-R, G-G, B-B                                                                 |                        | -2         |      | 2    | %        |                                                                                                                   |

| Symbol           | Parameter                             | Pin Name     | Min. | Тур. | Max. | Unit | Test Conditions         |
|------------------|---------------------------------------|--------------|------|------|------|------|-------------------------|
| RGB Out          | out Cutoff D/A Converter Characteris  | stics        |      |      |      |      |                         |
|                  | Resolution                            | ROUT<br>GOUT |      | 9    |      | bits |                         |
| I <sub>CUT</sub> | Full Scale Output Current relative    | BOUT         | 58.8 | 60   | 61.2 | %    | Ref to max. digital RGB |
| I <sub>CUT</sub> | Full Scale Output Current absolute    |              |      | 2.25 |      | mA   |                         |
| I <sub>CUT</sub> | Differential nonlinearity             |              |      |      | 0.5  | LSB  |                         |
| I <sub>CUT</sub> | Integral nonlinearity                 |              |      |      | 1    | LSB  |                         |
| I <sub>CUT</sub> | Match to digital RGB<br>R-R, G-G, B-B |              | -2   |      | 2    | %    |                         |
| RGB Out          | out Ultrablack D/A Converter Charac   | cteristics   |      |      |      |      |                         |
|                  | Resolution                            | ROUT         |      | 1    |      | bits |                         |
| I <sub>UB</sub>  | Full Scale Output Current relative    | GOUT<br>BOUT | 19.6 | 20   | 20.4 | %    | Ref to max. digital RGB |
|                  | Full Scale Output Current absolute    |              |      | 0.75 |      | mA   |                         |
|                  | Match to digital RGB<br>R-R, G-G, B-B |              | -2   |      | 2    | %    |                         |

# 4.6.4.21. DAC Reference, Beam Current Safety

| Symbol              | Parameter                                        | Pin Name | Min. | Тур. | Max. | Unit | Test Conditions |
|---------------------|--------------------------------------------------|----------|------|------|------|------|-----------------|
| V <sub>DACREF</sub> | DAC-Reference Voltage                            | VRD/BCS  | 2.38 | 2.50 | 2.67 | V    |                 |
|                     | DAC-Reference Output resistance                  | VRD/BCS  | 18   | 25   | 32   | kΩ   |                 |
| V <sub>XREF</sub>   | DAC-Reference Voltage<br>Bias Current Generation | XREF     | 2.25 | 2.34 | 2.43 | V    |                 |

# 4.6.4.22. Scan Velocity Modulation Output

| Symbol           | Parameter                         | Pin Name | Min. | Тур.  | Max. | Unit | Test Conditions                                                 |  |  |  |
|------------------|-----------------------------------|----------|------|-------|------|------|-----------------------------------------------------------------|--|--|--|
| SVM D/A          | SVM D/A Converter Characteristics |          |      |       |      |      |                                                                 |  |  |  |
|                  | Resolution                        | SVMOUT   |      | 8     |      | bit  |                                                                 |  |  |  |
| l <sub>OUT</sub> | Full Scale Output Current         |          | 1.55 | 1.875 | 2.25 | mA   |                                                                 |  |  |  |
| l <sub>OUT</sub> | Differential Nonlinearity         |          |      |       | 0.5  | LSB  |                                                                 |  |  |  |
| I <sub>OUT</sub> | Integral Nonlinearity             |          |      |       | 1    | LSB  |                                                                 |  |  |  |
| I <sub>OUT</sub> | Glitch Pulse Charge               |          |      | 0.5   |      | pAs  | Ramp, output line is<br>terminated on both ends with<br>50 Ohms |  |  |  |
| I <sub>OUT</sub> | Rise and Fall Time                |          |      | 3     |      | nsec | 10% to 90%, 90% to 10%                                          |  |  |  |

# . Application Circuit

PRELIMINARY DATA SHEET



VDP 31xxB PRELIMINARY DATA SHEET

#### 6. Data Sheet History

1. Preliminary data sheet: "VDP 31xxB Video Processor Family", Edition May 15, 1997, 6251-437-1PD. First release of the preliminary data sheet.

MICRONAS INTERMETALL GmbH Hans-Bunte-Strasse 19 D-79108 Freiburg (Germany) P.O. Box 840 D-79008 Freiburg (Germany) Tel. +49-761-517-0 Fax +49-761-517-2174 E-mail: docservice@intermetall.de

Internet: http://www.intermetall.de

All information and data contained in this data sheet are without any commitment, are not to be considered as an offer for conclusion of a contract nor shall they be construed as to create any liability. Any new issue of this data sheet invalidates previous issues. Product availability and delivery dates are exclusively subject to our respective order confirmation form; the same applies to orders based on development samples delivered. By this publication, MICRONAS INTERMETALL GmbH does not assume responsibility for patent infringements or other rights of third parties which may result from its use. Reprinting is generally permitted, indicating the source. However, our prior consent must be obtained in all cases.

Printed in Germany Order No. 6251-437-1PD