

## 8-BIT SINGLE-CHIP MICROCONTROLLER

The  $\mu$ PD78F9801 is a  $\mu$ PD789800 subseries product (for a USB keyboard (for a PC)) of the 78K/0S series.

The  $\mu$ PD78F9801 replaces the internal masked ROM of the  $\mu$ PD789800 with flash memory, which enables the writing/erasing of a program while the device is mounted on the board.

Because the device can be programmed by the user, it is ideally suited to the evaluation stages of system development, the manufacture of small batches of multiple products, and the rapid development of new products.

The functions of this microcontroller are described in the following user's manuals. Refer to these manuals when designing a system based on this microcontroller.

μPD789800 Subseries User's Manual : U12978E 78K/0S Series User's Manual - Instruction : U11047E

#### FEATURES

- Pin-compatible with masked ROM version (excluding VPP pin)
- Flash memory: 16K bytes
- Internal high-speed RAM: 256 bytes
- Operable on the same supply voltage as masked ROM version (VDD = 4.0 to 5.5 V)

Remark The differences between the flash memory and masked ROM versions are summarized in Chapter 3.

#### **APPLICATIONS**

USB keyboards

#### ★ ORDERING INFORMATION

Part Number

Package

μPD78F9801GB-8ES

44-pin plastic QFP (10 × 10 mm)

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.

#### ★ 78K/0S SERIES DEVELOPMENT

The 78K/0S series products are shown below. The sub-series names are indicated in frames.



**Remark** The vacuum fluorescent display (VFD) is a typical name. In some documents, however, it is described as the fluorescent indicator panel (FIP<sup>™</sup>). The VFD and FIP have identical functions.

The major functional differences among the subseries are listed below.

| Function<br>Subseries Name |            | ROM                 |       | Tir        | ner   |      | 8-Bit 10-Bit<br>A/D A/D |      |                   | VDD |                       |                           |
|----------------------------|------------|---------------------|-------|------------|-------|------|-------------------------|------|-------------------|-----|-----------------------|---------------------------|
|                            |            | Capacity<br>(Bytes) | 8-Bit | 16-<br>Bit | Watch | WDT  |                         |      | Serial Interface  | I/O | MIN.<br>Value         | Remark                    |
| Small<br>scale,            | μPD789046  | 16 K                | 1 ch  | 1 ch       | 1 ch  | 1 ch | _                       | _    | 1 ch (UART: 1 ch) | 34  | 1.8 V                 | -                         |
| general-                   | μPD789026  | 4 K to 16 K         |       |            | -     |      |                         |      |                   |     |                       |                           |
| purpose<br>applica-        | μPD789088  | 16 K to 32 K        | 3 ch  |            |       |      |                         |      |                   | 24  |                       |                           |
| tions                      | μPD789074  | 2 K to 8 K          | 1 ch  |            |       |      |                         |      |                   |     |                       |                           |
|                            | μPD789014  | 2 K to 4 K          | 2 ch  | -          |       |      |                         |      |                   | 22  |                       |                           |
| Small-                     | μPD789177  | 16 K to 24 K        | 3 ch  | 1 ch       | 1 ch  | 1ch  | -                       | 8 ch | 1 ch (UART: 1 ch) | 31  | 1.8 V                 | -                         |
| scale,<br>general-         | μPD789167  |                     |       |            |       |      | 8 ch                    | -    |                   |     |                       |                           |
| purpose<br>applica-        | μPD789156  | 8 K to 16 K         | 1 ch  |            | -     |      | -                       | 4 ch |                   | 20  |                       | On-chip<br>EEPROM         |
| tions +                    | μPD789146  |                     |       |            |       |      | 4 ch                    | -    |                   |     |                       |                           |
| A/D<br>function            | μPD789134A | 2 K to 8 K          |       |            |       |      | -                       | 4 ch |                   |     |                       | RC oscillation<br>version |
|                            | μPD789124A |                     |       |            |       |      | 4 ch                    | -    |                   |     |                       |                           |
|                            | μPD789114A |                     |       |            |       |      | -                       | 4 ch |                   |     |                       | -                         |
|                            | μPD789104A |                     |       |            |       |      | 4 ch                    | -    |                   |     |                       |                           |
| LCD drive                  | μPD789835  | 24 K to 60 K        | 6 ch  | -          | 1 ch  | 1 ch | 3 ch                    | -    | 1 ch (UART: 1 ch) | 37  | 1.8 V <sup>Note</sup> | Dot LCD                   |
|                            | µPD789830  | 24 K                | 1 ch  | 1 ch       |       |      | -                       |      |                   | 30  | 2.7 V                 | support                   |
|                            | μPD789488  | 32 K                | 3 ch  |            |       |      |                         | 8 ch | 2 ch (UART: 1 ch) | 45  | 1.8 V                 | -                         |
|                            | μPD789477  | 24 K                |       |            |       |      | 8 ch                    | -    |                   |     |                       |                           |
|                            | μPD789417A | 12 K to 24 K        |       |            |       |      | _                       | 7 ch | 1 ch (UART: 1 ch) | 43  |                       |                           |
|                            | µPD789407A |                     |       |            |       |      | 7 ch                    | -    |                   |     |                       |                           |
|                            | µPD789456  | 12 K to 16 K        | 2 ch  |            |       |      | -                       | 6 ch |                   | 30  |                       |                           |
|                            | μPD789446  |                     |       |            |       |      | 6 ch                    | -    |                   |     |                       |                           |
|                            | μPD789436  |                     |       |            |       |      | _                       | 6 ch |                   | 40  |                       |                           |
|                            | μPD789426  |                     |       |            |       |      | 6 ch                    | -    |                   |     |                       |                           |
|                            | μPD789316  | 8 K to 16 K         |       |            |       |      | -                       |      | 2 ch (UART: 1 ch) | 23  |                       | RC oscillation version    |
|                            | μPD789306  |                     |       |            |       |      |                         |      |                   |     |                       | -                         |
|                            | μPD789467  | 4 K to 24 K         |       | _          |       |      | 1 ch                    |      | _                 | 18  |                       |                           |
|                            | μPD789327  |                     |       |            |       |      | _                       |      | 1 ch              | 21  |                       |                           |

#### Series for General-Purpose Applications and LCD Drive

Note Flash memory version: 3.0 V

#### Series for ASSP

| $\sim$                    | Function  |                     | Timer |            |       |      | 8-Bit | 10-Bit |                   |     | VDD                     |                                               |
|---------------------------|-----------|---------------------|-------|------------|-------|------|-------|--------|-------------------|-----|-------------------------|-----------------------------------------------|
| Subseries I               | Name      | Capacity<br>(Bytes) | 8-Bit | 16-<br>Bit | Watch | WDT  | A/D   | A/D    | Serial Interface  | I/O | MIN.<br>Value           | Remark                                        |
| USB                       | μPD789803 | 8 K to 16 K         | 2 ch  | _          | -     | 1 ch | -     | -      | 2 ch (USB: 1 ch)  | 41  | 3.6 V                   | -                                             |
|                           | μPD789800 | 8 K                 |       |            |       |      |       |        |                   | 31  | 4.0 V                   |                                               |
| Inverter<br>control       | μPD789842 | 8 K to 16 K         | 3 ch  | Note 1     | 1 ch  | 1 ch | 8 ch  | -      | 1 ch (UART: 1 ch) | 30  | 4.0 V                   | -                                             |
| On-chip bus<br>controller | μPD789850 | 16 K                | 1 ch  | 1 ch       | -     | 1 ch | 4 ch  | -      | 2 ch (UART: 1 ch) | 18  | 4.0 V                   | -                                             |
| Keyless<br>entry          | μPD789861 | 4 K                 | 2 ch  | -          | -     | 1 ch | -     | -      | _                 | 14  | 1.8 V                   | RC oscillation<br>version, on-<br>chip EEPROM |
|                           | μPD789860 |                     |       |            |       |      |       |        |                   |     |                         | On-chip<br>EEPROM                             |
| VFD drive                 | μPD789871 | 4 K to 8 K          | 3 ch  | _          | 1 ch  | 1 ch | -     | _      | 1 ch              | 33  | 2.7 V                   | _                                             |
| Meter<br>control          | μPD789881 | 16 K                | 2 ch  | 1 ch       | -     | 1 ch | -     | _      | 1 ch (UART: 1 ch) | 28  | 2.7 V <sup>Note 2</sup> |                                               |

Notes 1. 10-bit timer: 1 channel

2. Flash memory version: 3.0 V

#### FUNCTIONS

| I                             | tem            | Function                                                                                                                                                                                                                 |  |  |
|-------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Internal memory               | Flash memory   | 16K bytes                                                                                                                                                                                                                |  |  |
|                               | High-speed RAM | 256 bytes                                                                                                                                                                                                                |  |  |
| Minimum instruction           | execution time | 0.33 $\mu$ s/1.33 $\mu$ s (when the system clock operates at 6.0 MHz)                                                                                                                                                    |  |  |
| General-purpose re            | gister         | 8 bits $\times$ 8 registers                                                                                                                                                                                              |  |  |
| Instruction set               |                | <ul><li>16-bit operation</li><li>Bit manipulation (set, reset, and test) etc.</li></ul>                                                                                                                                  |  |  |
| I/O ports                     |                | CMOS I/O: 31 pins (Of these, 18 pins can be switched to N-ch open-drain I/O pins.)                                                                                                                                       |  |  |
| Serial interface              |                | USB (Universal Serial Bus) function : 1 channel     Three-wire serial I/O mode : 1 channel                                                                                                                               |  |  |
| Timer                         |                | <ul> <li>8-bit timer 00 : 1 channel</li> <li>8-bit timer/event counter 01 : 1 channel</li> <li>Watchdog timer : 1 channel</li> </ul>                                                                                     |  |  |
| Regulator                     |                | Incorporated (VREG = 3.3 ±0.3 V)                                                                                                                                                                                         |  |  |
| Vector interrupt              | Maskable       | Internal: 9, external: 2                                                                                                                                                                                                 |  |  |
| source                        | Nonmaskable    | Internal: 1                                                                                                                                                                                                              |  |  |
| Power supply voltage          |                | V <sub>DD</sub> = 4.0 to 5.5 V                                                                                                                                                                                           |  |  |
| Operating ambient temperature |                | <ul> <li>T<sub>A</sub> = -40 to +85 °C (when the USB is not operating)</li> <li>T<sub>A</sub> = 0 to +70 °C (when the USB is operating)</li> <li>T<sub>A</sub> = 10 to 40 °C (when a flash memory is written)</li> </ul> |  |  |
| Package                       |                | 44-pin plastic QFP (10 $\times$ 10 mm)                                                                                                                                                                                   |  |  |

#### CONTENTS

| 1.       | . PIN CONFIGURATION (TOP VIEW)7                                                                                                                        |                                                                                                                                                                                                     |  |  |  |  |  |  |  |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| 2.       | 2. BLOCK DIAGRAM                                                                                                                                       |                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| 3.       | . DIFFERENCES BETWEEN $\mu$ PD78F9801 AND MASKED ROM VERSION                                                                                           |                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| 4.<br>5. | 4.1       Port Pins       10         4.2       Non-Port Pins       11         4.3       Pin Input/Output Circuits and Handling of Unused Pins       12 |                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| 6.       | FLA                                                                                                                                                    | SH MEMORY PROGRAMMING15                                                                                                                                                                             |  |  |  |  |  |  |  |
|          | 6.1<br>6.2<br>6.3<br>6.4                                                                                                                               | Selecting Communication Mode       15         Function of Flash Memory Programming       16         Flashpro III Connection       16         Example of Settings for Flashpro III (PG-FP3)       18 |  |  |  |  |  |  |  |
| 7.       | INS <sup>-</sup>                                                                                                                                       | TRUCTION SET OVERVIEW19                                                                                                                                                                             |  |  |  |  |  |  |  |
|          | 7.1                                                                                                                                                    | Legend197.1.1Operand formats and descriptions197.1.2Descriptions of the operation field207.1.3Description of the flag operation field20Operations21                                                 |  |  |  |  |  |  |  |
| 8.       | ELE                                                                                                                                                    | CTRICAL CHARACTERISTICS                                                                                                                                                                             |  |  |  |  |  |  |  |
| 9.       | 9. PACKAGE DRAWING                                                                                                                                     |                                                                                                                                                                                                     |  |  |  |  |  |  |  |
| 10.      | REC                                                                                                                                                    | OMMENDED SOLDERING CONDITIONS                                                                                                                                                                       |  |  |  |  |  |  |  |
| AP       | APPENDIX A DEVELOPMENT TOOLS                                                                                                                           |                                                                                                                                                                                                     |  |  |  |  |  |  |  |
|          |                                                                                                                                                        | DIX B RELATED DOCUMENTS                                                                                                                                                                             |  |  |  |  |  |  |  |

#### 1. PIN CONFIGURATION (TOP VIEW)

 ★ 44-pin plastic QFP (10 x 10) μPD78F9801GB-8ES



#### Caution In normal operation mode, connect the VPP pin directly to the Vsso or Vss1 pin.

| INTP0       | : Interrupt from peripherals         | SI10         | : Serial data input         |
|-------------|--------------------------------------|--------------|-----------------------------|
| KR00 - KR07 | 7 : Key return                       | SO10         | : Serial data output        |
| NC          | : No connection                      | TI01         | : Timer input               |
| P00-P07     | : Port 0                             | TO01         | : Timer output              |
| P10-P17     | : Port 1                             | USBDM, USBDP | : Universal serial bus data |
| P20-P26     | : Port 2                             | Vddo, Vdd1   | : Power supply              |
| P40-P47     | : Port 4                             | Vpp          | : Programming power supply  |
| RESET       | : Reset                              | Vsso, Vss1   | : Ground                    |
| REGC        | : Voltage regulator for USB function | X1, X2       | : Crystal                   |
| SCK10       | : Serial clock input/output          |              |                             |

#### 2. BLOCK DIAGRAM



#### 3. DIFFERENCES BETWEEN $\mu$ PD78F9801 AND MASKED ROM VERSION

The  $\mu$ PD78F9801 is a product that substitutes flash memory for the internal ROM of the masked ROM version ( $\mu$ PD789800). The differences between the  $\mu$ PD78F9801 and the masked ROM versions are shown in Table 3-1.

#### Table 3-1. Differences between $\mu$ PD78F9801 and Masked ROM Version

| Item                 |                | Flash Memory Version         | Masked ROM Version |  |
|----------------------|----------------|------------------------------|--------------------|--|
|                      |                | μPD78F9801                   | μPD789800          |  |
| Internal memory ROM  |                | 16 Kbytes (Flash memory)     | 8 Kbytes           |  |
|                      | High-speed RAM | 256 bytes                    |                    |  |
| IC0 pin              |                | Not provided                 | Provided           |  |
| VPP pin              |                | Provided Not provided        |                    |  |
| Electric characteris | tics           | See the relevant data sheet. |                    |  |

Caution There are differences in the amount of noise tolerance and noise radiation between flash memory versions and masked ROM versions. When considering changing from a flash memory version to a masked ROM version during process from experimental manufacturing to mass production, make sure to sufficiently evaluate the masked ROM versions using commercial samples (CS) (not engineering samples (ES)).

#### 4. PIN FUNCTIONS

#### 4.1 Port Pins

| Pin Name | I/O | Function                                                                                                                                                                                                                                                     | When Reset | Also Used as    |
|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------------|
| P00-P07  | Ι/Ο | Port 0<br>8-bit input/output port<br>Input or output is specifiable bit by bit.<br>When used as an input port, the use of on-chip pull-up resistors can<br>be specified by software.<br>CMOS output or N-ch open-drain output is specifiable in 8-bit units. | Input      | -               |
| P10-P17  | Ι/Ο | Port 1<br>8-bit input/output port<br>Input or output is specifiable bit by bit.<br>When used as an input port, the use of on-chip pull-up resistors can<br>be specified by software.<br>CMOS output or N-ch open-drain output is specifiable in 8-bit units. | Input      | -               |
| P20      | I/O | Port 2                                                                                                                                                                                                                                                       | Input      | SCK10           |
| P21      |     | 7-bit input/output port                                                                                                                                                                                                                                      |            | SO10            |
| P22      |     | Input or output is specifiable bit by bit.<br>When used as an input port, the use of on-chip pull-up resistors can                                                                                                                                           |            | SI10            |
| P23-P25  |     | be specified by software.                                                                                                                                                                                                                                    |            | -               |
| P26      |     | Only for P25 and P26, CMOS output or N-ch open-drain output is specifiable bit by bit.                                                                                                                                                                       |            | INTP0/TI01/TO01 |
| P40-P47  | I/O | Port 4<br>8-bit input/output port<br>Input or output is specifiable bit by bit.<br>When used as an input port, the use of on-chip pull-up resistors can<br>be specified by software.                                                                         | Input      | KR00 - KR07     |

#### 4.2 Non-Port Pins

| Pin Name         | I/O    | Function                                                                                                                                                                     | When Reset | Also Used as   |
|------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------|
| INTP0            | Input  | External interrupt request input for which effective edges (rising and/or falling edges) can be specified                                                                    | Input      | P26/TI01/TO01  |
| KR00 - KR07      | Input  | Input for detecting key return signals                                                                                                                                       | Input      | P40-P47        |
| REGC             | -      | Internally generated power supply for driving USB driver/receiver. Connect this pin to Vss through a 220- $\Omega$ resistor and a 0.1- $\mu$ F capacitor.                    | -          | -              |
| RESET            | Input  | System reset input                                                                                                                                                           | Input      | -              |
| SCK10            | I/O    | Serial clock input/output for serial interface                                                                                                                               | Input      | P20            |
| SI10             | Input  | Serial data input for serial interface                                                                                                                                       | Input      | P22            |
| SO10             | Output | Serial data output for serial interface                                                                                                                                      | Input      | P21            |
| TI01             | Input  | External count clock input to 8-bit timer/event counter 01                                                                                                                   | Input      | P26/INTP0/TO01 |
| TO01             | Output | Timer output from 8-bit timer/event counter 01                                                                                                                               | Input      | P26/INTP0/TI01 |
| USBDM            | I/O    | Serial data input/output (negative side) for USB function. The pull-up resistor (1.5 k $\Omega$ ) for the USBDM pin must be connected to the REGC pin.                       | Input      | -              |
| USBDP            | I/O    | Serial data input/output (positive side) for USB function                                                                                                                    | Input      | -              |
| X1               | Input  | Connected to crystal for system clock oscillator                                                                                                                             | Input      | -              |
| X2               | -      |                                                                                                                                                                              | -          |                |
| VDD0             | -      | Positive supply voltage for ports                                                                                                                                            | -          | -              |
| V <sub>DD1</sub> | -      | Positive supply voltage for circuits other than ports                                                                                                                        | -          | -              |
| Vsso             | -      | Ground potential for ports                                                                                                                                                   | -          | -              |
| V <sub>SS1</sub> | -      | Ground potential for circuits other than ports                                                                                                                               | -          | -              |
| Vpp              | -      | Flash memory programming mode setting. High-voltage application for program write/verify. Connect directly to V <sub>SS0</sub> or V <sub>SS1</sub> in normal operation mode. | -          | -              |
| NC               | -      | Not internally connected. Leave this pin open.                                                                                                                               | -          | -              |

#### 4.3 Pin Input/Output Circuits and Handling of Unused Pins

Table 4-1 lists the types of input/output circuits for each pin and explains how unused pins are handled. Figure 4-1 shows the configuration of each type of input/output circuit.

| Pin Name            | I/O Circuit Type | I/O   | Recommended Connection of Unused Pins                                   |
|---------------------|------------------|-------|-------------------------------------------------------------------------|
| P00-P07             | 5-R              | I/O   | Input : Connect these pins separately to VDD0, VDD1, VSS0, or VSS1 via  |
| P10-P17             |                  |       | respective resistors.                                                   |
| P20/ SCK10          | 8-C              |       | Output : Leave these pins open.                                         |
| P21/SO10            |                  |       |                                                                         |
| P22/SI10            |                  |       |                                                                         |
| P23, P24            |                  |       |                                                                         |
| P25                 | 8-F              |       |                                                                         |
| P26/INTP0/TI01/TO01 |                  |       |                                                                         |
| P40/KR00 -P47/KR07  | 8-C              |       |                                                                         |
| USBDM               | 24-A             |       | Connect this pin to the REGC pin.                                       |
| USBDP               |                  |       | Connect this pin to V <sub>SS0</sub> or V <sub>SS1</sub> via resistors. |
| RESET               | 2                | Input | -                                                                       |
| Vpp                 | -                | -     | Connect this pin directly to Vsso or Vss1.                              |
| NC                  | -                | -     | Leave this pin open.                                                    |
| REGC                | -                | -     | Connect this pin to the USBDM pin.                                      |

#### Table 4-1. Type of Input/Output Circuit for Each Pin





#### 5. MEMORY SPACE

Figure 5-1 shows the memory map of the  $\mu$ PD78F9801.





#### 6. FLASH MEMORY PROGRAMMING

The on-chip program memory in the  $\mu$ PD78F9801 is a flash memory.

The flash memory can be written with the  $\mu$ PD78F9801 mounted on the target system (on-board). Connect the dedicated flash programmer (Flashpro III (model number: FL-PR3, PG-FP3)) to the host machine and target system to write to the flash memory.

Remark FL-PR3 is made by Naito Densei Machida Mfg. Co., Ltd.

#### 6.1 Selecting Communication Mode

The flash memory is written by using Flashpro III and by means of serial communication. Select a communication mode from those listed in Table 6-1. To select a communication mode, the format shown in Figure 6-1 is used. Each communication mode is selected by the number of VPP pulses shown in Table 6-1.

| Communication Mode                   | Pins Used <sup>Note 1</sup>                                                     | Number of VPP Pulses |
|--------------------------------------|---------------------------------------------------------------------------------|----------------------|
| 3-wired serial I/O mode              | SCK10/P20<br>SO10/P21<br>SI10/P22                                               | 0                    |
| Pseudo 3-wire mode <sup>Note 2</sup> | P10 (Serial clock input)<br>P11 (Serial data output)<br>P12 (Serial data input) | 12                   |

#### Table 6-1. Communication Mode List

- **Notes 1.** When changed to flash programming mode, all pins unused for flash memory programming enter the same state as that immediately upon a reset. Therefore, when the external device connected to the port does not recognize the state of the port immediately upon a reset, connect these pins to the V<sub>DD</sub> pin via a resistor or to the V<sub>SS0</sub> or V<sub>SS1</sub> pin via a resistor.
  - 2. Serial transfer is performed by controlling a port by software.
- Caution Be sure to select a communication mode depending on the VPP pulse number shown in Table 6-1.





#### 6.2 Function of Flash Memory Programming

By transmitting/receiving commands and data in the selected communication mode, operations such as writing to the flash memory are performed. Table 6-2 shows the major functions of flash memory programming.

| Function Description |                                                                                                   |  |  |  |
|----------------------|---------------------------------------------------------------------------------------------------|--|--|--|
| Batch erase          | Erases all contents of memory.                                                                    |  |  |  |
| Batch blank check    | Checks erased state of entire memory.                                                             |  |  |  |
| Data write           | Writes to flash memory based on write start address and number of data written (number of bytes). |  |  |  |
| Batch verify         | Compares all contents of memory with input data.                                                  |  |  |  |

#### Table 6-2. Functions of Flash Memory Programming

#### ★ 6.3 Flashpro III Connection

How the Flashpro III is connected to the  $\mu$ PD78F9801 differs depending on the communication mode (3-wired serial I/O or pseudo 3-wire mode). Figures 6-2 and 6-3 show the connection in the respective mode.





Notes 1. n = 1, 2

2. Connect the CLK pin when the system clock is input from the Flashpro III. When the resonator has already been connected to the X1 pin, there is no need to connect the CLK pin to the X1 pin.



#### Figure 6-3. Flashpro III Connection in Pseudo 3-Wire Mode



2. Connect the CLK pin when the system clock is input from the Flashpro III. When the resonator has already been connected to the X1 pin, there is no need to connect the CLK pin to the X1 pin.

#### 6.4 Example of Settings for Flashpro III (PG-FP3)

Set as follows when writing to flash memory using the Flashpro III (PG-FP3).

- <1> Download the parameter file.
- <2> Select the serial mode and the serial clock using the type command.
- <3> The following is a setting example using the PG-FP3.

 $\star$ 

#### Table 6-3. Example Using PG-FP3

| Communication Mode      | Setting Example | e Using PG-FP3  | Number of VPP Pulses <sup>Note</sup> |
|-------------------------|-----------------|-----------------|--------------------------------------|
| 3-wired serial I/O mode | COMM PORT       | SIO ch-0        | 0                                    |
|                         | CPU CLK         | On target board |                                      |
|                         |                 | In Flashpro     |                                      |
|                         | On target board | 4.1943 MHz      |                                      |
|                         | SIO CLK         | 1.0 MHz         |                                      |
|                         | In Flashpro     | 4.0 MHz         |                                      |
|                         | SIO CLK         | 1.0 MHz         |                                      |
| Pseudo 3-wire mode      | COMM PORT       | Port A          | 12                                   |
|                         | CPU CLK         | On target board |                                      |
|                         |                 | In Flashpro     |                                      |
|                         | On target board | 4.1943 MHz      |                                      |
|                         | SIO CLK         | 1 kHz           |                                      |
|                         | In Flashpro     | 4.0 MHz         |                                      |
|                         | SIO CLK         | 1 kHz           |                                      |

- **Note** The number of VPP pulses supplied from the Flashpro III during serial communication initialization. The pins to be used in communication are determined by this number of pulses.
- **Remark** COMM PORT: Selection of serial port
  - SIO CLK : Selection of serial clock frequency
  - CPU CLK : Selection of CPU clock source to be input

#### 7. INSTRUCTION SET OVERVIEW

The instruction set for the  $\mu$ PD78F9801 is listed later.

#### 7.1 Legend

#### 7.1.1 Operand formats and descriptions

The description made in the operand field of each instruction conforms to the operand format for the instructions listed below (the details conform with the assembly specification). If more than one operand format is listed for an instruction, one is selected. Uppercase letters, #, !, \$, and a pair of [ and ] are used to specify keywords, which must be written exactly as they appear. The meanings of these special characters are as follows:

- #: Immediate data specification
- \$: Relative address specification
- !: Absolute address specification
- [ and ]: Indirect address specification

Immediate data should be described using appropriate values or labels. The specification of values and labels must be accompanied by #, !, \$, or a pair of [ and ].

Operand registers, expressed as r or rp in the formats, can be described using both functional names (X, A, C, etc.) and absolute names (R0, R1, R2, and other parenthesized names listed in Table 7-1).

| Format | Description                                                    |  |
|--------|----------------------------------------------------------------|--|
| r      | X (R0), A (R1), C (R2), B (R3), E (R4), D (R5), L (R6), H (R7) |  |
| rp     | AX (RP0), BC (RP1), DE (RP2), HL (RP3)                         |  |
| sfr    | Special function register symbol                               |  |
| saddr  | FE20H to FF1FH: Immediate data or label                        |  |
| saddrp | FE20H to FF1FH: Immediate data or label (even addresses only)  |  |
| addr16 | 0000H to FFFFH: Immediate data or label                        |  |
|        | (only even address for 16-bit data transfer instructions)      |  |
| addr5  | 0040H to 007FH: Immediate data or label (even addresses only)  |  |
| word   | 16-bit immediate data or label                                 |  |
| byte   | 8-bit immediate data or label                                  |  |
| bit    | 3-bit immediate data or label                                  |  |

#### Table 7-1. Operand Formats and Descriptions

#### 7.1.2 Descriptions of the operation field

- A : A register (8-bit accumulator)
- X : X register B : B register C : C register
- D : D register
- E : E register
- H : H register
- L : L register
- AX : AX register pair (16-bit accumulator)
- BC : BC register pair
- DE : DE register pair
- HL : HL register pair
- PC : Program counter
- SP : Stack pointer
- PSW : Program status word
- CY : Carry flag
- AC : Auxiliary carry flag
- Z : Zero flag
- IE : Interrupt request enable flag
- NMIS : Flag to indicate that a nonmaskable interrupt is being handled
- () : Contents of a memory location indicated by a parenthesized address or register name
- $X_{H},\,X_{L}~$  : Upper and lower 8 bits of a 16-bit register
- . Logical product (AND)
- Logical sum (OR)
- ✓ : Exclusive OR
- : Inverted data
- addr16 : 16-bit immediate data or label
- jdisp8 : Signed 8-bit data (displacement value)

#### 7.1.3 Description of the flag operation field

- (Blank) : No change
- 0 : To be cleared to 0
- 1 : To be set to 1
- $\times$  : To be set or cleared according to the result
- R : To be restored to the previous value

#### 7.2 Operations

| Masaasia | Onerend        |        | Duta | Olask | Operation                       |   | Flag | J  |
|----------|----------------|--------|------|-------|---------------------------------|---|------|----|
| Mnemonic | Operand        |        | Byte | Clock | Operation                       | Z | AC   | CY |
| MOV      | r, #byte       |        | 3    | 6     | $r \leftarrow byte$             |   |      |    |
|          | saddr, #byte   |        | 3    | 6     | $(saddr) \leftarrow byte$       |   |      |    |
|          | sfr, #byte     |        | 3    | 6     | $sfr \leftarrow byte$           |   |      |    |
|          | A, r           | Note 1 | 2    | 4     | $A \leftarrow r$                |   |      |    |
|          | r, A           | Note 1 | 2    | 4     | $r \leftarrow A$                |   |      |    |
|          | A, saddr       |        | 2    | 4     | $A \leftarrow (saddr)$          |   |      |    |
|          | saddr, A       |        | 2    | 4     | $(saddr) \leftarrow A$          |   |      |    |
|          | A, sfr         |        | 2    | 4     | $A \leftarrow sfr$              |   |      |    |
|          | sfr, A         |        | 2    | 4     | $sfr \leftarrow A$              |   |      |    |
|          | A, !addr16     |        | 3    | 8     | $A \leftarrow (addr16)$         |   |      |    |
|          | laddr16, A     |        | 3    | 8     | $(addr16) \leftarrow A$         |   |      |    |
|          | PSW, #byte     |        | 3    | 6     | $PSW \leftarrow byte$           | × | ×    | ×  |
|          | A, PSW         |        | 2    | 4     | $A \leftarrow PSW$              |   |      |    |
|          | PSW, A         |        | 2    | 4     | $PSW \leftarrow A$              | × | ×    | ×  |
| A, [DE]  | A, [DE]        |        | 1    | 6     | $A \leftarrow (DE)$             |   |      |    |
|          | [DE], A        |        | 1    | 6     | $(DE) \leftarrow A$             |   |      |    |
|          | A, [HL]        |        | 1    | 6     | $A \leftarrow (HL)$             |   |      |    |
|          | [HL], A        |        | 1    | 6     | $(HL) \gets A$                  |   |      |    |
|          | A, [HL + byte] |        | 2    | 6     | $A \leftarrow (HL + byte)$      |   |      |    |
|          | [HL + byte], A |        | 2    | 6     | $(HL + byte) \leftarrow A$      |   |      |    |
| ХСН      | A, X           |        | 1    | 4     | $A \leftrightarrow X$           |   |      |    |
|          | A, r           | Note 2 | 2    | 6     | $A \leftrightarrow r$           |   |      |    |
|          | A, saddr       |        | 2    | 6     | $A \leftrightarrow (saddr)$     |   |      |    |
|          | A, sfr         |        | 2    | 6     | $A \leftrightarrow (sfr)$       |   |      |    |
|          | A, [DE]        |        | 1    | 8     | $A \leftrightarrow (DE)$        |   |      |    |
|          | A, [HL]        |        | 1    | 8     | $A \leftrightarrow (HL)$        |   |      |    |
|          | A, [HL + byte] |        | 2    | 8     | $A \leftrightarrow (HL + byte)$ |   |      |    |
| MOVW     | rp, #word      |        | 3    | 6     | $rp \leftarrow word$            |   |      |    |
|          | AX, saddrp     |        | 2    | 6     | $AX \gets (saddrp)$             |   |      |    |
|          | saddrp, AX     |        | 2    | 8     | $(saddrp) \leftarrow AX$        |   |      |    |
|          | AX, rp         | Note 3 | 1    | 4     | AX ← rp                         |   |      |    |
|          | rp, AX         | Note 3 | 1    | 4     | $rp \leftarrow AX$              |   |      |    |

**Notes 1.** Except when r = A.

- **2.** Except when r = A or X.
- **3.** Only when rp = BC, DE, or HL.

| Masaasia | Oneward        | Dute | Cleak | Onerretion                                   |   | Flag |    |
|----------|----------------|------|-------|----------------------------------------------|---|------|----|
| Mnemonic | Operand        | Byte | Clock | Operation                                    | z | AC   | CY |
| XCHW     | AX, rp         | 1    | 8     | $AX \leftrightarrow rp$                      |   |      |    |
| ADD      | A, #byte       | 2    | 4     | A, CY $\leftarrow$ A + byte                  | × | ×    | ×  |
|          | saddr, #byte   | 3    | 6     | (saddr), CY $\leftarrow$ (saddr) + byte      | × | ×    | ×  |
|          | A, r           | 2    | 4     | $A,CY \gets A + r$                           | × | ×    | ×  |
|          | A, saddr       | 2    | 4     | A, CY $\leftarrow$ A + (saddr)               | × | ×    | ×  |
|          | A, !addr16     | 3    | 8     | A, CY $\leftarrow$ A + (addr16)              | × | ×    | ×  |
|          | A, [HL]        | 1    | 6     | $A,CY \gets A + (HL)$                        | × | ×    | ×  |
|          | A, [HL + byte] | 2    | 6     | A, CY $\leftarrow$ A + (HL + byte)           | × | ×    | ×  |
| ADDC     | A, #byte       | 2    | 4     | A, CY $\leftarrow$ A + byte + CY             | × | ×    | ×  |
|          | saddr, #byte   | 3    | 6     | $(saddr), CY \gets (saddr) + byte + CY$      | × | ×    | ×  |
|          | A, r           | 2    | 4     | $A, CY \gets A + r + CY$                     | × | ×    | ×  |
|          | A, saddr       | 2    | 4     | A, CY $\leftarrow$ A + (saddr) + CY          | × | ×    | ×  |
|          | A, !addr16     | 3    | 8     | A, CY $\leftarrow$ A + (addr16) + CY         | × | ×    | ×  |
|          | A, [HL]        | 1    | 6     | $A, CY \gets A + (HL) + CY$                  | × | ×    | ×  |
|          | A, [HL + byte] | 2    | 6     | A, CY $\leftarrow$ A + (HL + byte) + CY      | × | ×    | ×  |
| SUB      | A, #byte       | 2    | 4     | A, CY $\leftarrow$ A – byte                  | × | ×    | ×  |
|          | saddr, #byte   | 3    | 6     | (saddr), CY $\leftarrow$ (saddr) – byte      | × | ×    | ×  |
|          | A, r           | 2    | 4     | A, CY $\leftarrow$ A – r                     | × | ×    | ×  |
|          | A, saddr       | 2    | 4     | A, CY $\leftarrow$ A – (saddr)               | × | ×    | ×  |
|          | A, !addr16     | 3    | 8     | A, CY $\leftarrow$ A – (addr16)              | × | ×    | ×  |
|          | A, [HL]        | 1    | 6     | A, CY $\leftarrow$ A – (HL)                  | × | ×    | ×  |
|          | A, [HL + byte] | 2    | 6     | A, CY $\leftarrow$ A – (HL + byte)           | × | ×    | ×  |
| SUBC     | A, #byte       | 2    | 4     | A, CY $\leftarrow$ A – byte – CY             | × | ×    | ×  |
|          | saddr, #byte   | 3    | 6     | (saddr), CY $\leftarrow$ (saddr) – byte – CY | × | ×    | ×  |
|          | A, r           | 2    | 4     | $A,CY \leftarrow A-r-CY$                     | × | ×    | ×  |
|          | A, saddr       | 2    | 4     | $A, CY \gets A - (saddr) - CY$               | × | ×    | ×  |
|          | A, !addr16     | 3    | 8     | A, CY $\leftarrow$ A – (addr16) – CY         | × | ×    | ×  |
|          | A, [HL]        | 1    | 6     | $A,CY \leftarrow A - (HL) - CY$              | × | ×    | ×  |
|          | A, [HL + byte] | 2    | 6     | A, CY $\leftarrow$ A – (HL + byte) – CY      | × | ×    | ×  |
| AND      | A, #byte       | 2    | 4     | $A \leftarrow A \land byte$                  | × |      |    |
|          | saddr, #byte   | 3    | 6     | $(saddr) \leftarrow (saddr) \land byte$      | × |      |    |
|          | A, r           | 2    | 4     | $A \leftarrow A \wedge r$                    | × |      |    |
|          | A, saddr       | 2    | 4     | $A \leftarrow A \land (saddr)$               | × |      |    |
|          | A, !addr16     | 3    | 8     | $A \leftarrow A \land (addr16)$              | × |      |    |
|          | A, [HL]        | 1    | 6     | $A \leftarrow A \land (HL)$                  | × |      |    |
|          | A, [HL + byte] | 2    | 6     | $A \leftarrow A \land (HL + byte)$           | × |      |    |

**Note** Only when rp = BC, DE, or HL.

**Remark** The instruction clock cycle is based on the CPU clock (fcPu), specified in the processor clock control register (PCC).

| Mnemonic      | Operand        | Byte                                  | Clock | Operation                                                                 |   | Flag |    |
|---------------|----------------|---------------------------------------|-------|---------------------------------------------------------------------------|---|------|----|
| Milleritoriic | Operand        | Dyte                                  | CIUCK | Operation                                                                 | Z | AC   | CY |
| OR            | A, #byte       | 2                                     | 4     | $A \leftarrow A \lor byte$                                                | × |      |    |
|               | saddr, #byte   | 3                                     | 6     | $(saddr) \leftarrow (saddr) \lor byte$                                    | × |      |    |
|               | A, r           | 2                                     | 4     | $A \leftarrow A \lor r$                                                   | × |      |    |
|               | A, saddr       | 2                                     | 4     | $A \leftarrow A \lor (saddr)$                                             | × |      |    |
|               | A, !addr16     | 3                                     | 8     | $A \leftarrow A \lor (addr16)$                                            | × |      |    |
|               | A, [HL]        | , [HL] 1 6 $A \leftarrow A \lor (HL)$ |       | ×                                                                         |   |      |    |
|               | A, [HL + byte] | 2                                     | 6     | $A \leftarrow A \lor (HL + byte)$                                         | × |      |    |
| XOR           | A, #byte       | 2                                     | 4     | $A \leftarrow A \forall byte$                                             | × |      |    |
|               | saddr, #byte   | 3                                     | 6     | $(saddr) \leftarrow (saddr) + byte$                                       | × |      |    |
|               | A, r           | 2                                     | 4     | $A \leftarrow A \forall r$                                                | × |      |    |
|               | A, saddr       | 2                                     | 4     | $A \leftarrow A \nleftrightarrow$ (saddr)                                 | × |      |    |
|               | A, !addr16     | 3                                     | 8     | $A \leftarrow A \leftrightarrow (addr16)$                                 | × |      |    |
|               | A, [HL]        | 1                                     | 6     | $A \leftarrow A \nleftrightarrow (HL)$                                    | × |      |    |
|               | A, [HL + byte] | 2                                     | 6     | $A \leftarrow A \nleftrightarrow (HL + byte)$                             | × |      |    |
| CMP           | A, #byte       | 2                                     | 4     | A – byte                                                                  | × | ×    | ×  |
|               | saddr, #byte   | 3                                     | 6     | (saddr) – byte                                                            | × | ×    | ×  |
|               | A, r           | 2                                     | 4     | A – r                                                                     | × | ×    | ×  |
|               | A, saddr       | 2                                     | 4     | A – (saddr)                                                               | × | ×    | ×  |
|               | A, !addr16     | 3                                     | 8     | A – (addr16)                                                              | × | ×    | ×  |
|               | A, [HL]        | 1                                     | 6     | A – (HL)                                                                  | × | ×    | ×  |
|               | A, [HL + byte] | 2                                     | 6     | A – (HL + byte)                                                           | × | ×    | ×  |
| ADDW          | AX, #word      | 3                                     | 6     | AX, CY $\leftarrow$ AX + word                                             | × | ×    | ×  |
| SUBW          | AX, #word      | 3                                     | 6     | AX, CY $\leftarrow$ AX – word                                             | × | ×    | ×  |
| CMPW          | AX, #word      | 3                                     | 6     | AX – word                                                                 | × | ×    | ×  |
| INC           | r              | 2                                     | 4     | r ← r + 1                                                                 | × | ×    |    |
|               | saddr          | 2                                     | 4     | $(saddr) \leftarrow (saddr) + 1$                                          | × | ×    |    |
| DEC           | r              | 2                                     | 4     | r ← r − 1                                                                 | × | ×    |    |
|               | saddr          | 2                                     | 4     | (saddr) ← (saddr) – 1                                                     | × | ×    |    |
| INCW          | rp             | 1                                     | 4     | $rp \leftarrow rp + 1$                                                    |   |      |    |
| DECW          | rp             | 1                                     | 4     | $rp \leftarrow rp - 1$                                                    |   |      |    |
| ROR           | A, 1           | 1                                     | 2     | $(CY,A_7 \leftarrow A_0,A_{m-1} \leftarrow A_m) \times 1$                 |   |      | ×  |
| ROL           | A, 1           | 1                                     | 2     | $(CY, A_0 \leftarrow A_7, A_{m+1} \leftarrow A_m) \times 1$               |   |      | ×  |
| RORC          | A, 1           | 1                                     | 2     | $(CY \leftarrow A_0, A_7 \leftarrow CY, A_{m-1} \leftarrow A_m) \times 1$ |   |      | ×  |
| ROLC          | A, 1           | 1                                     | 2     | $(CY \leftarrow A_7, A_0 \leftarrow CY, A_{m+1} \leftarrow A_m) \times 1$ |   |      | ×  |

| Mnemonic   | Operand                                | Byte | Clock | Operation                                                                                                                                                                               | Flag |    | ļ  |
|------------|----------------------------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----|----|
| WITETTOTIC | Operand                                | Dyte | CIUCK | Ομεταιιοτι                                                                                                                                                                              | Z    | AC | CY |
| SET1       | saddr. bit                             | 3    | 6     | (saddr. bit) ← 1                                                                                                                                                                        |      |    |    |
|            | sfr. bit                               | 3    | 6     | sfr. bit ← 1                                                                                                                                                                            |      |    |    |
|            | A. bit                                 | 2    | 4     | A. bit $\leftarrow 1$                                                                                                                                                                   |      |    |    |
|            | PSW. bit                               | 3    | 6     | PSW. bit $\leftarrow$ 1                                                                                                                                                                 | ×    | ×  | ×  |
|            | [HL]. bit                              | 2    | 10    | (HL). bit $\leftarrow$ 1                                                                                                                                                                |      |    |    |
| CLR1       | saddr. bit                             | 3    | 6     | (saddr. bit) $\leftarrow 0$                                                                                                                                                             |      |    |    |
|            | sfr. bit                               | 3    | 6     | sfr. bit $\leftarrow$ 0                                                                                                                                                                 |      |    |    |
|            | A. bit 2 4 A. bit $\leftarrow 0$       |      |       |                                                                                                                                                                                         |      |    |    |
|            | PSW. bit $3  6  PSW. bit \leftarrow 0$ |      | ×     | ×                                                                                                                                                                                       | ×    |    |    |
|            | [HL]. bit                              | 2    | 10    | (HL). bit $\leftarrow 0$                                                                                                                                                                |      |    |    |
| SET1       | СҮ                                     | 1    | 2     | CY ← 1                                                                                                                                                                                  |      |    | 1  |
| CLR1       | СҮ                                     | 1    | 2     | $CY \leftarrow 0$                                                                                                                                                                       |      |    | 0  |
| NOT1       | СҮ                                     | 1    | 2     | $CY \leftarrow \overline{CY}$                                                                                                                                                           |      |    | ×  |
| CALL       | !addr16                                | 3    | 6     | $(SP - 1) \leftarrow (PC + 3)_{H}, (SP - 2) \leftarrow (PC + 3)_{L},$<br>$PC \leftarrow addr16, SP \leftarrow SP - 2$                                                                   |      |    |    |
| CALLT      | [addr5]                                | 1    | 8     | $(SP - 1) \leftarrow (PC + 1)_{H}, (SP - 2) \leftarrow (PC + 1)_{L},$<br>$PC_{H} \leftarrow (00000000, addr5 + 1),$<br>$PC_{L} \leftarrow (00000000, addr5),$<br>$SP \leftarrow SP - 2$ |      |    |    |
| RET        |                                        | 1    | 6     | $PC_{H} \leftarrow (SP + 1), PC_{L} \leftarrow (SP),$<br>$SP \leftarrow SP + 2$                                                                                                         |      |    |    |
| RETI       |                                        | 1    | 8     | $\begin{split} PC_{H} &\leftarrow (SP+1),PC_{L} \leftarrow (SP),\\ PSW &\leftarrow (SP+2),SP \leftarrow SP+3,\\ NMIS &\leftarrow 0 \end{split}$                                         | R    | R  | R  |
| PUSH       | PSW                                    | 1    | 2     | $(SP - 1) \leftarrow PSW, SP \leftarrow SP - 1$                                                                                                                                         |      |    |    |
|            | rp                                     | 1    | 4     | $(SP - 1) \leftarrow rp_H, (SP - 2) \leftarrow rp_L,$<br>$SP \leftarrow SP - 2$                                                                                                         |      |    |    |
| POP        | PSW                                    | 1    | 4     | $PSW \leftarrow (SP),  SP  \leftarrow SP + 1$                                                                                                                                           | R    | R  | R  |
|            | rp                                     | 1    | 6     | $rp_{H} \leftarrow (SP + 1), rp_{L} \leftarrow (SP),$<br>$SP \leftarrow SP + 2$                                                                                                         |      |    |    |
| MOVW       | SP, AX                                 | 2    | 8     | $SP \leftarrow AX$                                                                                                                                                                      |      |    |    |
|            | AX, SP                                 | 2    | 6     | $AX \leftarrow SP$                                                                                                                                                                      |      |    |    |
| BR         | !addr16                                | 3    | 6     | $PC \leftarrow addr16$                                                                                                                                                                  |      |    |    |
|            | \$addr16                               | 2    | 6     | $PC \leftarrow PC + 2 + jdisp8$                                                                                                                                                         |      |    |    |
|            | AX                                     | 1    | 6     | $PC_{H} \leftarrow A, PC_{L} \leftarrow X$                                                                                                                                              |      |    |    |

| Maamania | Onerend              | Duto | Cleak | Operation                                                                                      |   | Flag | J  |
|----------|----------------------|------|-------|------------------------------------------------------------------------------------------------|---|------|----|
| Mnemonic | Operand              | Byte | Clock | Operation                                                                                      | Z | AC   | CY |
| BC       | \$addr16             | 2    | 6     | $PC \leftarrow PC + 2 + jdisp8$ if $CY = 1$                                                    |   |      |    |
| BNC      | \$addr16             | 2    | 6     | $PC \leftarrow PC + 2 + jdisp8$ if $CY = 0$                                                    |   |      |    |
| BZ       | \$addr16             | 2    | 6     | $PC \leftarrow PC + 2 + jdisp8$ if $Z = 1$                                                     |   |      |    |
| BNZ      | \$addr16             | 2    | 6     | $PC \leftarrow PC + 2 + jdisp8$ if $Z = 0$                                                     |   |      |    |
| BT       | saddr. bit, \$addr16 | 4    | 10    | $PC \leftarrow PC + 4 + jdisp8$<br>if (saddr. bit) = 1                                         |   |      |    |
|          | sfr. bit, \$addr16   | 4    | 10    | $PC \leftarrow PC + 4 + jdisp8$ if sfr. bit = 1                                                |   |      |    |
|          | A. bit, \$addr16     | 3    | 8     | $PC \leftarrow PC + 3 + jdisp8$ if A. bit = 1                                                  |   |      |    |
|          | PSW. bit, \$addr16   | 4    | 10    | $PC \leftarrow PC + 4 + jdisp8$ if PSW. bit = 1                                                |   |      |    |
| BF       | saddr. bit, \$addr16 | 4    | 10    | $PC \leftarrow PC + 4 + jdisp8$<br>if (saddr. bit) = 0                                         |   |      |    |
|          | sfr. bit, \$addr16   | 4    | 10    | $PC \leftarrow PC + 4 + jdisp8$ if sfr. bit = 0                                                |   |      |    |
|          | A. bit, \$addr16     | 3    | 8     | $PC \leftarrow PC + 3 + jdisp8$ if A. bit = 0                                                  |   |      |    |
|          | PSW. bit, \$addr16   | 4    | 10    | $PC \leftarrow PC + 4 + jdisp8$ if PSW. bit = 0                                                |   |      |    |
| DBNZ     | B, \$addr16          | 2    | 6     | $B \leftarrow B - 1$ , then<br>PC $\leftarrow$ PC + 2 + jdisp8 if B $\neq$ 0                   |   |      |    |
|          | C, \$addr16          | 2    | 6     | $C \leftarrow C - 1$ , then<br>PC $\leftarrow$ PC + 2 + jdisp8 if C $\neq 0$                   |   |      |    |
|          | saddr, \$addr16      | 3    | 8     | $(saddr) \leftarrow (saddr) - 1$ , then<br>PC $\leftarrow$ PC + 3 + jdisp8 if $(saddr) \neq 0$ |   |      |    |
| NOP      |                      | 1    | 2     | No Operation                                                                                   |   |      |    |
| EI       |                      | 3    | 6     | $IE \leftarrow 1$ (Enable Interrupt)                                                           |   |      |    |
| DI       |                      | 3    | 6     | $IE \leftarrow 0$ (Disable Interrupt)                                                          |   |      |    |
| HALT     |                      | 1    | 2     | Set HALT Mode                                                                                  |   |      |    |
| STOP     |                      | 1    | 2     | Set STOP Mode                                                                                  |   |      |    |

### 8. ELECTRICAL CHARACTERISTICS

#### ABSOLUTE MAXIMUM RATINGS (TA = 25 °C)

| Parameter                     | Symbol | Conditions                      | Rated Value                   | Unit |
|-------------------------------|--------|---------------------------------|-------------------------------|------|
| Supply voltage                | VDD    |                                 | -0.3 to +6.5                  | V    |
|                               | Vpp    |                                 | -0.3 to +10.5                 | V    |
| Input voltage                 | Vı     |                                 | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Output voltage                | Vo     |                                 | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Output high current           | Іон    | Each pin                        | -10                           | mA   |
|                               |        | Total for all pins              | -30                           | mA   |
| Output low current            | lol    | Each pin                        | 30                            | mA   |
|                               |        | Total for all pins              | 160                           | mA   |
| Operating ambient temperature | TA     | In normal operation mode        | -40 to +85                    | °C   |
|                               |        | During flash memory programming | 10 to 40                      | °C   |
| Storage temperature           | Tstg   |                                 | -40 to +125                   | °C   |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of

suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remark** The characteristics of a dual-function pin do not differ between the port function and the secondary function, unless otherwise stated.

### CHARACTERISTICS OF THE SYSTEM CLOCK OSCILLATION CIRCUIT

(T<sub>A</sub> = -40 to +85 °C, V<sub>DD</sub> = 4.0 to 5.5 V)

| Resonator      | Recommended<br>Circuit | Parameter                                   | Conditions | MIN. | TYP. | MAX. | Unit |
|----------------|------------------------|---------------------------------------------|------------|------|------|------|------|
| Crystal        |                        | Oscillator frequency (fx) <sup>Note 1</sup> |            | 6.0  | 6.0  | 6.0  | MHz  |
|                |                        | Oscillation settling time <sup>Note 2</sup> |            |      |      | 10   | ms   |
| External clock | X1 X2                  | X1 input frequency $(f_X)^{Note 1}$         |            | 6.0  | 6.0  | 6.0  | MHz  |
|                |                        | X1 input high/low level<br>width (txH, txL) |            | 71   |      | 83   | ns   |

- **Notes 1.** Only the characteristics of the oscillator are indicated. See the description of the AC characteristics for the instruction execution time.
  - **2.** Time required for oscillation to settle once a reset sequence ends or STOP mode is deselected. Use a resonator that can settle oscillation before the oscillation settling time expires.
- Caution When using the system clock oscillator, observe the following conditions for the wiring of that section enclosed in dotted lines in the above diagrams, so as to avoid the influence of the wiring capacitance.
  - Keep the wiring as short as possible.
  - Do not allow signal wires to cross one another.
  - Keep the wiring away from wires that carry a high, non-stable current.
  - Keep the grounding point of the capacitors at the same level as Vsso.
  - Do not connect the grounding point to a grounding wire that carries a high current.
  - Do not extract a signal from the oscillator.

#### FLASH MEMORY WRITE/DELETE CHARACTERISTICS (TA = 10 to 40 °C, VDD = 4.0 to 5.5 V)

| Parameter                               | Symbol           | Conditions                                                                            | MIN. | TYP. | MAX.               | Unit  |
|-----------------------------------------|------------------|---------------------------------------------------------------------------------------|------|------|--------------------|-------|
| Write current<br>(V <sub>DD</sub> pin)  | Iddw             | When V <sub>PP</sub> supply voltage = V <sub>PP1</sub><br>(in 6.0-MHz operation mode) |      |      | 18 <sup>Note</sup> | mA    |
| Write current<br>(VPP pin)              | IPPW             | When VPP supply voltage = VPP1                                                        |      |      | 7.5                | mA    |
| Delete current<br>(V <sub>DD</sub> pin) | Idde             | When V <sub>PP</sub> supply voltage = V <sub>PP1</sub><br>(in 6.0-MHz operation mode) |      |      | 18 <sup>Note</sup> | mA    |
| Delete current<br>(VPP pin)             | IPPE             | When VPP supply voltage = VPP1                                                        |      |      | 100                | mA    |
| Unit delete time                        | ter              |                                                                                       | 1    | 1    | 1                  | S     |
| Total delete time                       | tera             |                                                                                       |      |      | 20                 | s     |
| Write count                             |                  | Delete/write are regarded as 1 cycle.                                                 |      |      | 1                  | Times |
| VPP supply voltage                      | V <sub>PP0</sub> | In normal operation                                                                   | 0    |      | 0.2VDD             | V     |
|                                         | V <sub>PP1</sub> | During flash memory programming                                                       | 9.7  | 10.0 | 10.3               | V     |

**Note** The current flowing to the ports (including the current flowing through the on-chip pull-up resistors) is not included.

#### DC CHARACTERISTICS (T<sub>A</sub> = -40 to +85 °C, $V_{DD}$ = 4.0 to 5.5 V)

| Parameter                            | Symbol | Conditi                                                       | ons                                                                         | MIN.               | TYP.   | MAX. | Unit |
|--------------------------------------|--------|---------------------------------------------------------------|-----------------------------------------------------------------------------|--------------------|--------|------|------|
| Output high                          | Іон    | Each pin                                                      |                                                                             |                    |        | -1   | mA   |
| current                              |        | Total for all pins                                            |                                                                             |                    |        | -15  | mA   |
| Output low current                   | lol    | Each pin                                                      |                                                                             |                    |        | 10   | mA   |
|                                      |        | Total for all pins                                            |                                                                             |                    |        | 80   | mA   |
| Input high voltage                   | VIH1   | P00-P07, P10-P17                                              |                                                                             | 0.7V <sub>DD</sub> |        | VDD  | V    |
|                                      | VIH2   | RESET, P20-P26, P40-P4                                        | 7                                                                           | 0.8VDD             |        | Vdd  | V    |
|                                      | Vінз   | X1                                                            | Vdd - 0.1                                                                   |                    | Vdd    | V    |      |
|                                      | VIH4   | USBDM, USBDP $T_A = 0$ to                                     | o +70 °C                                                                    | 2.0                |        | 3.6  | V    |
| Input low voltage                    | VIL1   | P00-P07, P10-P17                                              | 0                                                                           |                    | 0.3Vdd | V    |      |
|                                      | VIL2   | RESET, P20, P22, P40-P4                                       | 0                                                                           |                    | 0.2VDD | V    |      |
|                                      | VIL3   | X1                                                            |                                                                             | 0                  |        | 0.1  | V    |
|                                      | VIL4   | USBDM, USBDP $T_A = 0$ to                                     | +70 °C                                                                      | 0                  |        | 0.8  | V    |
| Output high<br>voltage               | VOH1   | Pins other than USBDM ar USBDP                                | nd Io = -1 mA                                                               | Vdd - 1.0          |        |      | V    |
|                                      | Vон2   | USBDM, USBDP $T_A = 0$ to RL = 15 k $\Omega$ (connected to    | +70 °C,<br>Vss) <sup>Note 1</sup>                                           | 2.8                |        |      | V    |
| Output low voltage                   | VOL1   | Pins other than USBDM ar USBDP                                | nd lo = 10 mA                                                               |                    |        | 1.0  | V    |
|                                      | Vol2   | USBDM, USBDP $T_A = 0$ to<br>RL = 15 k $\Omega$ (connected to | +70 °C,<br>V <sub>DD</sub> ) <sup>Note 1</sup>                              |                    |        | 0.3  | V    |
| High-level input<br>leakage current  | Ішні   | Pins other than X1, X2,<br>USBDM, and USBDP                   | VI = VDD                                                                    |                    |        | 3    | μΑ   |
|                                      | ILIH2  | X1, X2                                                        | VI = VDD                                                                    |                    |        | 20   | μA   |
|                                      | Іцнз   | USBDM, USBDP<br>T <sub>A</sub> = 0 to +70 °C                  | $0~V \leq V_{I} \leq V_{\text{REG}}$                                        |                    |        | 10   | μA   |
| Low-level input<br>leakage current   | ILIL1  | Pins other than X1, X2,<br>USBDM, and USBDP                   | V1 = 0 V                                                                    |                    |        | -3   | μΑ   |
| -                                    | ILIL2  | X1, X2                                                        | Vi = 0 V                                                                    |                    |        | -20  | μA   |
|                                      | Ililis | USBDM, USBDP<br>T <sub>A</sub> = 0 to +70 °C                  | $0~V \leq V_{I} \leq V_{\text{REG}}$                                        |                    |        | -10  | μΑ   |
| High-level output<br>leakage current | Ігон   | Vo = 0 V                                                      |                                                                             |                    |        | 3    | μΑ   |
| Low-level output<br>leakage current  | Ilol   | Vo = 0 V                                                      |                                                                             |                    |        | -3   | μA   |
| Software pull-up<br>resistor         | R      | V1 = 0 V                                                      |                                                                             | 50                 | 100    | 200  | kΩ   |
| Regulator output voltage             | VREG   | lo = 0 to -3 mA                                               |                                                                             | 3.0                | 3.3    | 3.6  | V    |
| Supply current <sup>Note 2</sup>     | DD1    | 6.0-MHz crystal oscillation                                   | (operating mode)Note 3                                                      |                    | 5.0    | 10.0 | mA   |
|                                      | DD2    | 6.0-MHz crystal oscillation                                   |                                                                             |                    | 1.5    | 3.5  | mA   |
|                                      | Idd3   | STOP mode                                                     | When the USB function is disabled                                           |                    | 10     | 30   | μA   |
|                                      |        |                                                               | When the USB function is enabled $(T_A = 0 \text{ to } +70 ^\circ\text{C})$ |                    | 50     | 100  | μΑ   |

**Notes 1.** RL is a resistor connected to a bus line.

- 2. The power supply current does not include the current flowing through the on-chip pull-up resistor.
- 3. During high-speed mode operation (when the processor clock control register (PCC) is cleared to 00H)
- **Remark** The characteristics of a dual-function pin do not differ between the port function and the secondary function, unless otherwise stated.

#### AC CHARACTERISTICS

#### (1) Basic operations (TA = -40 to +85 °C, $V_{DD}$ = 4.0 to 5.5 V)

| Parameter                                  | Symbol       | Conditions                    | MIN.  | TYP.  | MAX.  | Unit |
|--------------------------------------------|--------------|-------------------------------|-------|-------|-------|------|
| Cycle time (minimum                        | Тсү          | When PCC = 00H (fx = 6.0 MHz) | 0.333 | 0.333 | 0.333 | μs   |
| instruction execution time)                |              | When PCC = 02H (fx = 6.0 MHz) | 1.333 | 1.333 | 1.333 | μs   |
| TI01 input<br>frequency                    | fтı          |                               | 0     |       | 4.0   | MHz  |
| TI01 input high/low level width            | t⊤ıн, t⊤ı∟   |                               | 0.1   |       |       | μs   |
| Interrupt input<br>high/low level<br>width | tinth, tintl | INTP0                         | 10    |       |       | μs   |
| RESET input low level width                | trsl         |                               | 10    |       |       | μs   |

#### (2) Serial interface

#### (a) USB function (T<sub>A</sub> = 0 to +70 °C, V<sub>DD</sub> = 4.0 to 5.5 V)

| Parameter                                         | Symbol         | Conditions                                                            | MIN. | TYP. | MAX. | Unit |
|---------------------------------------------------|----------------|-----------------------------------------------------------------------|------|------|------|------|
| USBDM and                                         | tR             | $CL = 50 \text{ pF}^{Note}$                                           | 75   |      |      | ns   |
| USBDP rise time                                   |                | CL = 350 pF <sup>Note</sup>                                           |      |      | 300  | ns   |
| USBDM and                                         | t⊧             | CL = 50 pF <sup>Note</sup>                                            | 75   |      |      | ns   |
| USBDP fall time                                   |                | CL = 350 pF <sup>Note</sup>                                           |      |      | 300  | ns   |
| t <sub>R</sub> and t <sub>F</sub> matching        | <b>t</b> RFM   | tp/tp                                                                 | 80   |      | 120  | %    |
| Differential output<br>signal cross-over<br>point | VCRS           |                                                                       | 1.3  |      | 2.0  | V    |
| Data transfer rate                                | <b>t</b> drate | When the microcontroller operates at the system clock (fx) of 6.0 MHz | 1.5  | 1.5  | 1.5  | Mbps |
| Transmission<br>differential signal               | tudji          | Upon transferring the next bit                                        | -95  | 0    | 95   | ns   |
| jitter                                            | tudj2          | Upon transferring the bit following the next bit                      | -150 | 0    | 150  | ns   |
| Transmission EOP width                            | teopt1         |                                                                       | 1.25 | 1.33 | 1.50 | μs   |
| Reception EOP                                     | teopr1         | EOP width to be eliminated                                            |      |      | 300  | μs   |
| width                                             | teopr2         | EOP width to be detected                                              | 675  |      |      | μs   |
| Reception USB                                     | tures1         | USB reset width to be eliminated                                      |      |      | 2.5  | μs   |
| reset width                                       | tures2         | USB reset width to be detected                                        | 5.5  |      |      | μs   |

Note CL is the capacitance of the USBDM and USBDP output lines.

#### (b) Three-wire serial I/O mode (T<sub>A</sub> = -40 to +85 °C, $V_{DD}$ = 4.0 to 5.5 V)

| Parameter         | Symbol | Conditions                                                                      |                                   | MIN.  | TYP.  | MAX.  | Unit |
|-------------------|--------|---------------------------------------------------------------------------------|-----------------------------------|-------|-------|-------|------|
| SCK10 cycle time  | tkcy1  | When TPS100 <sup>Note 1</sup> = 0                                               |                                   | 667   | 667   | 667   | ns   |
|                   |        | When TPS100 <sup>Note 1</sup> = 1                                               |                                   | 1,333 | 1,333 | 1,333 | ns   |
| SCK10 high/low    | tкнı,  | When TPS100 <sup>Note 1</sup> = 0<br>When TPS100 <sup>Note 1</sup> = 1          |                                   | 283   | 333   |       | ns   |
| level width       | tĸ∟1   |                                                                                 |                                   | 617   | 667   |       | ns   |
| SI10 setup time   | tsik1  | Relative to SCK10 ↑                                                             |                                   | 150   |       |       | ns   |
| SI10 hold time    | tksi1  | Relative to SCK10 ↑                                                             | When TPS100 <sup>Note 1</sup> = 0 | 333   |       |       | ns   |
|                   |        |                                                                                 | When TPS100 <sup>Note 1</sup> = 1 | 667   |       |       | ns   |
| SO10 output dalay | tkso1  | Relative to $\overline{\text{SCK10}}\downarrow$ , CL = 100 pF <sup>Note 2</sup> |                                   | 0     |       | 200   | ns   |

#### (i) $\overline{SCK10}$ ...Internal clock output (when fx = 6.0 MHz)

**Notes 1.** Bit 4 of serial operation mode register 10 (CSIM10)

2. CL is the capacitance of the SO output line.

#### (ii) SCK10 ... External clock output

| Parameter                  | Symbol        | Conditions                                                                    | MIN. | TYP. | MAX. | Unit |
|----------------------------|---------------|-------------------------------------------------------------------------------|------|------|------|------|
| SCK10 cycle time           | <b>t</b> ксү2 |                                                                               | 667  |      |      | ns   |
| SCK10 high/low level width | tкн₂,<br>tĸ∟₂ |                                                                               | 283  |      |      | ns   |
| SI10 setup time            | tsik2         |                                                                               | 100  |      |      | ns   |
| SI10 hold time             | tksi2         |                                                                               | 333  |      |      | ns   |
| SO10 output delay          | tkso2         | Relative to $\overline{\text{SCK10}}\downarrow$ , CL = 100 pF <sup>Note</sup> | 0    |      | 250  | ns   |

Note CL is the capacitance of the SO output line.



AC TIMING MEASUREMENT POINTS (except the X1 input and USB function)

#### **TI TIMING**



#### INTERRUPT INPUT TIMING



**RESET INPUT TIMING** 



#### SERIAL TRANSFER TIMING

**USB** Function:

USBDM and USBDP rise/fall time



Transmission differential signal jitter



Differential output signal cross-over point, transmission EOP width, reception EOP width, and reception USB reset width



m = 1, 2

Three-Wire Serial I/O Mode:



# DATA HOLD CHARACTERISTICS OF DATA MEMORY AT LOW VOLTAGE IN STOP MODE (TA = -40 to +85 °C)

| Item                     | Symbol        | Conditions                   | MIN. | TYP.                | MAX. | Unit |
|--------------------------|---------------|------------------------------|------|---------------------|------|------|
| Data hold supply voltage | Vdddr         |                              | 4.0  |                     | 5.5  | V    |
| Release signal set time  | <b>t</b> SREL |                              | 0    |                     |      | μs   |
| Oscillation settling     | twait         | Release by RESET             |      | 2 <sup>15</sup> /fx |      | ms   |
| time <sup>Note 1</sup>   |               | Release by interrupt request |      | Note 2              |      | ms   |

- **Notes 1.** During the oscillation settling time, CPU operations are disabled to prevent them from becoming unstable upon the start of oscillation.
  - **2.** 2<sup>12</sup>/fx, 2<sup>15</sup>/fx, or 2<sup>17</sup>/fx can be selected according to the setting of bits 0 to 2 (OSTS0 to OSTS2) of the oscillation settling time selection register.

Remark fx: System clock oscillation frequency









#### ★ 9. PACKAGE DRAWINGS

# 44 PIN PLASTIC QFP (10x10)





#### NOTE

Each lead centerline is located within 0.16 mm of its true position (T.P.) at maximum material condition.

| ITEM | MILLIMETERS                           |
|------|---------------------------------------|
| А    | 12.0±0.2                              |
| В    | 10.0±0.2                              |
| С    | 10.0±0.2                              |
| D    | 12.0±0.2                              |
| F    | 1.0                                   |
| G    | 1.0                                   |
| Н    | $0.37^{+0.08}_{-0.07}$                |
| I    | 0.2                                   |
| J    | 0.8 (T.P.)                            |
| К    | 1.0±0.2                               |
| L    | 0.5                                   |
| М    | $0.17^{+0.03}_{-0.06}$                |
| N    | 0.10                                  |
| Р    | 1.4±0.05                              |
| Q    | 0.1±0.05                              |
| R    | $3^{\circ}^{+4^{\circ}}_{-3^{\circ}}$ |
| S    | 1.6 MAX.                              |
| U    | 0.6±0.15                              |
|      | S44GB-80-8ES-1                        |

#### ★ 10. RECOMMENDED SOLDERING CONDITIONS

The  $\mu$ PD78F9801 should be soldered and mounted under the conditions recommended in the table below. For detail of recommended soldering conditions, refer to the information document **Semiconductor Device Mounting Technology Manual** (C10535E).

For soldering methods and conditions other than those recommended below, contact our sales representatives.

#### Table 10-1. Surface Mounting Type Soldering Conditions

#### μPD78F9801GB-8ES: 44-pin plastic QFP (10 x 10)

| Soldering Method       | Soldering Conditions                                                                                                                                               | Symbol    |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Infrared reflow        | Package peak temperature: 235 °C<br>Duration: 30 sec. max. (at 210 °C or above)<br>Maximum allowable number of reflow processes: 2                                 | IR35-00-2 |
| VPS                    | Package peak temperature: 215 °C<br>Duration: 40 sec. max. (at 200 °C or above)<br>Maximum allowable number of reflow processes: 2                                 | VP15-00-2 |
| Wave soldering         | Solder bath temperature: 260 °C max.<br>Duration: 10 sec. max.<br>Number of times: Once<br>Preliminary heat temperature: 120 °C max. (Package surface temperature) | WS60-00-1 |
| Partial heating method | Terminal temperature: 300 °C max. Duration: 3 sec. max. (per device side)                                                                                          | -         |

#### Caution Use of more than one soldering method should be avoided (except for partial heating method).

#### ★ APPENDIX A DEVELOPMENT TOOLS

The following development tools are available for developing systems using the  $\mu$ PD78F9801.

#### LANGUAGE PROCESSING SOFTWARE

| RA78K0S <sup>Notes 1, 2, 3</sup>   | Assembler package common to the 78K/0S series              |
|------------------------------------|------------------------------------------------------------|
| CC78K0S <sup>Notes 1, 2, 3</sup>   | C compiler package common to the 78K/0S series             |
| DF789801 <sup>Notes 1, 2, 3</sup>  | Device file for the $\mu$ PD789800 sub-series              |
| CC78K0S-L <sup>Notes 1, 2, 3</sup> | C compiler library source file common to the 78K/0S series |

#### FLASH MEMORY WRITE TOOLS

| Flashpro III                                     | Dedicated flash writer                   |
|--------------------------------------------------|------------------------------------------|
| (Model number: FL-PR3 <sup>№te 4</sup> , PG-FP3) |                                          |
| FA-44GB-8ES <sup>Note 4</sup>                    | Flash memory write adapter (GB-8ES type) |

#### DEBUGGING TOOLS (1/2)

| IE-78K0S-NS<br>In-circuit Emulator     | In-circuit emulator for debugging hardware and software of application system using 78K/0S Series. Supports integrated debugger (ID78K0S-NS). Used in combination with AC adapter, emulation probe, and interface adapter for connecting the host machine. |
|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IE-78K0S-NS-A<br>In-circuit Emulator   | A coverage function is added to the IE-78K0S-NS, and the tracer and timer functions are improved to enhance debugging.                                                                                                                                     |
| IE-70000-MC-PS-B<br>AC Adapter         | This is the adapter for supplying power from outlet of 100 to 240 VAC.                                                                                                                                                                                     |
| IE-70000-98-IF-C<br>Interface Adapter  | This adapter is needed when PC-9800 series (excluding notebook models) is used as a host machine of IE-78K0S-NS. (Compatible with C bus)                                                                                                                   |
| IE-70000-CD-IF-A<br>PC Card Interface  | This PC card and interface cable are needed when a notebook-type personal computer is used as a host machine of IE-78K0S-NS. (Compatible with a PCMCIA socket)                                                                                             |
| IE-70000-PC-IF-C<br>Interface Adapter  | This adapter is needed when IBM PC/AT <sup>™</sup> and compatibles are used as a host machine of IE-78K0S-NS. (Compatible with ISA bus)                                                                                                                    |
| IE-70000-PCI-IF-A<br>Interface Adapter | This adapter is needed when a personal computer with a built-in PCI bus is used as a host machine of IE-78K0S-NS.                                                                                                                                          |
| IE-789801-NS-EM1<br>Emulation Board    | Emulation board for emulating the peripheral hardware inherent to the device.<br>Used in combination with in-circuit emulator.                                                                                                                             |

Notes 1. Based on the PC-9800 series (Japanese Windows<sup>™</sup>)

- 2. Based on the IBM PC/AT and compatibles (Japanese/English Windows)
- 3. Based on the HP9000 series 700<sup>™</sup> (HP-UX<sup>™</sup>), and SPARCstation<sup>™</sup> (SunOS<sup>™</sup>, Solaris<sup>™</sup>)
- 4. Product manufactured by Naito Densei Machida Mfg. Co., Ltd. (045-475-4191).

**Remark** The RA78K0S and CC78K0S can be used in combination with the DF789801.

#### **DEBUGGING TOOLS (2/2)**

| NP-44GB-TQ <sup>№№ 1</sup><br>Emulation Probe |  | This probe is used to connect the in-circuit emulator to the target system and is designed for 44-pin plastic QFP. Used in combination with TGB-044SAP. |
|-----------------------------------------------|--|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| TGB-044SAPNote 2<br>Conversion Socket         |  | This conversion socket connects the NP-44GB-TQ to the target system board designed to mount a 44-pin plastic QFP (GB-8ES type).                         |
| SM78K0S <sup>Notes 3, 4</sup>                 |  | System simulator common to the 78K/0S series                                                                                                            |
| ID78K0S-NS <sup>Notes 3, 4</sup>              |  | Integrated debugger common to the 78K/0S series                                                                                                         |
| DF789801 <sup>Notes 3, 4</sup>                |  | Device file for the $\mu$ PD789800 sub-series                                                                                                           |

- **Notes 1.** Product manufactured by Naito Densei Machida Mfg. Co., Ltd. (045-475-4191). Contact an NEC sales representative for purchase.
  - Product manufactured by TOKYO ELETEC Corporation For further information, consult: Tokyo Electronic Div. (TEL (03) 3820-7112), or Osaka Electronic Div. (TEL (06) 6244-6672) Daimaru Kogyo Corporation.
  - 3. Based on the PC-9800 series (Japanese Windows)
  - 4. Based on the IBM PC/AT and compatibles (Japanese/English Windows)

**Remark** The SM78K0S can be used in combination with the DF789801.

#### ★ APPENDIX B RELATED DOCUMENTS

The related documents indicated in this publication may include preliminary versions. However, preliminary versions are not marked as such.

#### **Documents Related to Devices**

| Document Name                            | Document No.  |
|------------------------------------------|---------------|
| μPD789800 Data Sheet                     | U12627E       |
| μPD78F9801 Data Sheet                    | This document |
| μPD789800 Subseries User's Manual        | U12978E       |
| 78K/0S Series User's Manual, Instruction | U11047E       |

#### Documents Related to Development Tools (Software) (User's Manuals)

| Document Name                                               | Document No.                                     |         |
|-------------------------------------------------------------|--------------------------------------------------|---------|
| RA78K0S Assembler Package                                   | Operation                                        | U14876E |
|                                                             | Language                                         | U14877E |
|                                                             | Structured Assembly Language                     | U11623E |
| CC78K0S C Compiler                                          | Operation                                        | U14871E |
|                                                             | Language                                         | U14872E |
| SM78K0S, SM78K0 System Simulator Ver.2.10 or Later          | Operation (Windows Based)                        | U14611E |
| SM78K Series System Simulator Ver.2.10 or Later             | External Part User Open Interface Specifications | U15006E |
| ID78K0-NS, ID78K0S-NS Integrated Debugger Ver.2.20 or Later | Operation (Windows Based)                        | U14910E |
| Project Manager Ver.3.12 or Later (Windows Based)           | U14610E                                          |         |

#### Documents Related To Development Tools (Hardware) (User's Manual)

| Document Name                     | Document No. |
|-----------------------------------|--------------|
| IE-78K0S-NS In-circuit Emulator   | U13549E      |
| IE-78K0S-NS-A In-circuit Emulator | U15207E      |
| IE-789801-NS-EM1 Emulation Board  | U13390E      |

#### **Documents Related to Flash Memory Writing**

| Document Name                                | Document No. |
|----------------------------------------------|--------------|
| PG-FP3 Flash Memory Programmer User's Manual | U13502E      |

Caution The related documents listed above are subject to change without notice. Be sure to use the latest version of each document for designing.

#### **Other Related Documents**

| Document Name                                                                      | Document No. |
|------------------------------------------------------------------------------------|--------------|
| SEMICONDUCTOR SELECTION GUIDE Products & Packages (CD-ROM)                         | X13769E      |
| Semiconductor Device Mounting Technology Manual                                    | C10535E      |
| Quality Grades on NEC Semiconductor Devices                                        | C11531E      |
| NEC Semiconductor Device Reliability/Quality Control System                        | C10983E      |
| Guide to Prevent Damage for Semiconductor Devices by Electrostatic Discharge (ESD) | C11892E      |

Caution The related documents listed above are subject to change without notice. Be sure to use the latest version of each document for designing.

#### NOTES FOR CMOS DEVICES -

#### **①** PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

#### Note:

Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

#### **(2)** HANDLING OF UNUSED INPUT PINS FOR CMOS

#### Note:

No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

#### **③** STATUS BEFORE INITIALIZATION OF MOS DEVICES

#### Note:

Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function.

FIP and EEPROM are trademarks of NEC Corporation.

Windows is a registered trademark or a trademark of Microsoft Corporation in the United States and/or other countries.

PC/AT is a trademark of IBM Corporation.

HP9000 series 700 and HP-UX are trademarks of Hewlett-Packard Company.

SPARCstation is a trademark of SPARC International, Inc.

Solaris and SunOS are trademarks of Sun Microsystems, Inc.

[MEMO]

[MEMO]

# **Regional Information**

Some information contained in this document may vary from country to country. Before using any NEC product in your application, please contact the NEC office in your country to obtain a list of authorized representatives and distributors. They will verify:

- · Device availability
- Ordering information
- Product release schedule
- · Availability of related technical literature
- Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth)
- Network requirements

In addition, trademarks, registered trademarks, export restrictions, and other legal issues may also vary from country to country.

| NEC Electronics Inc. (U.S.)<br>Santa Clara, California<br>Tel: 408-588-6000<br>800-366-9782<br>Fax: 408-588-6130<br>800-729-9288 | NEC Electronics (Germany) GmbH<br>Benelux Office<br>Eindhoven, The Netherlands<br>Tel: 040-2445845<br>Fax: 040-2444580 | NEC Electronics Hong Kong Ltd.<br>Hong Kong<br>Tel: 2886-9318<br>Fax: 2886-9022/9044<br>NEC Electronics Hong Kong Ltd.           |
|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 000-729-9200                                                                                                                     | NEC Electronics (France) S.A.                                                                                          | Seoul Branch                                                                                                                     |
| NEC Electronics (Germany) GmbH                                                                                                   | Velizy-Villacoublay, France                                                                                            | Seoul, Korea                                                                                                                     |
| Duesseldorf, Germany                                                                                                             | Tel: 01-3067-5800                                                                                                      | Tel: 02-528-0303                                                                                                                 |
| Tel: 0211-65 03 02                                                                                                               | Fax: 01-3067-5899                                                                                                      | Fax: 02-528-4411                                                                                                                 |
| Fax: 0211-65 03 490                                                                                                              |                                                                                                                        |                                                                                                                                  |
| NEC Electronics (UK) Ltd.<br>Milton Keynes, UK<br>Tel: 01908-691-133<br>Fax: 01908-670-290                                       | NEC Electronics (France) S.A.<br>Madrid Office<br>Madrid, Spain<br>Tel: 091-504-2787<br>Fax: 091-504-2860              | NEC Electronics Singapore Pte. Ltd.<br>Novena Square, Singapore<br>Tel: 253-8311<br>Fax: 250-3583<br>NEC Electronics Taiwan Ltd. |
| NEC Electronics Italiana s.r.l.<br>Milano, Italy                                                                                 | NEC Electronics (Germany) GmbH                                                                                         | Taipei, Taiwan<br>Tel: 02-2719-2377                                                                                              |
| Tel: 02-66 75 41                                                                                                                 | Scandinavia Office<br>Taeby, Sweden                                                                                    | Fax: 02-2719-5951                                                                                                                |
| Fax: 02-66 75 42 99                                                                                                              | Tel: 08-63 80 820                                                                                                      |                                                                                                                                  |
|                                                                                                                                  | Fax: 08-63 80 388                                                                                                      | <b>NEC do Brasil S.A.</b><br>Electron Devices Division<br>Guarulhos-SP, Brasil<br>Tel: 11-6462-6810                              |

J01.2

Fax: 11-6462-6829

- The information in this document is current as of October, 2001. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC's data sheets or data books, etc., for the most up-to-date specifications of NEC semiconductor products. Not all products and/or types are available in every country. Please check with an NEC sales representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without prior written consent of NEC. NEC assumes no responsibility for any errors that may appear in this document.
- NEC does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC semiconductor products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative
  purposes in semiconductor product operation and application examples. The incorporation of these
  circuits, software and information in the design of customer's equipment shall be done under the full
  responsibility of customer. NEC assumes no responsibility for any losses incurred by customers or third
  parties arising from the use of these circuits, software and information.
- While NEC endeavours to enhance the quality, reliability and safety of NEC semiconductor products, customers
  agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize
  risks of damage to property or injury (including death) to persons arising from defects in NEC
  semiconductor products, customers must incorporate sufficient safety measures in their design, such as
  redundancy, fire-containment, and anti-failure features.
- NEC semiconductor products are classified into the following three quality grades:

"Standard", "Special" and "Specific". The "Specific" quality grade applies only to semiconductor products developed based on a customer-designated "quality assurance program" for a specific application. The recommended applications of a semiconductor product depend on its quality grade, as indicated below. Customers must check the quality grade of each semiconductor product before using it in a particular application.

- "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
- "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
- "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC semiconductor products is "Standard" unless otherwise expressly specified in NEC's data sheets or data books, etc. If customers wish to use NEC semiconductor products in applications not intended by NEC, they must contact an NEC sales representative in advance to determine NEC's willingness to support a given application.

(Note)

"NEC" as used in this statement means NEC Corporation and also includes its majority-owned subsidiaries.
 "NEC semiconductor products" means any semiconductor product developed or manufactured by or for NEC (as defined above).

M8E 00.4