# MOS INTEGRATED CIRCUIT $\mu$ PD16855A/B/C/D

## DUAL HIGH-SIDE SWITCH FOR USB APPLICATION

#### DESCRIPTION

NEC

This product is the power switch IC with over current limit, used for the power supply bus of the Universal-Serial-Bus (USB).

2 circuit builds in the Pch power MOSFET in the switch part, and this product realizes low on resistance (100 m $\Omega$  TYP.) respectively.

And the over current detection, the thermal-shutdown circuit, an under voltage locked-out (UVLO) circuit whose functions are necessary in the Host/HUB-controller of the USB standard are built in.

And the over-current-detect result can be reported to the controller by flag-pin.

This product builds in each two circuits of the power switch, control-pins and flag-pins, and this IC can be able to control the power supply bus in 2 USB port.

There are four kinds of this product by the input logic of the control signal and switch operation in over-current detect.

#### FEATURES

- Pch power MOSFET, 2 circuit building in
- Over-current detection circuit is built in and its result is outputted from flag-pin ("L" active)
- · Prevent from dropping power supply by over current limit circuit
- Thermal shutdown circuit building in
- Under Voltage Locked Out (UVLO) circuit building in
- Switch on/off control is possible by the control-pin.
- 8 pin DIP/SOP package

#### **ORDERING INFORMATION**

| PART NO.   | PACKAGE                    |
|------------|----------------------------|
| μPD16855BC | 8-pin plastic DIP (300mil) |
| μPD16855AG | 8-pin plastic SOP (225mil) |
| μPD16855BG | 8-pin plastic SOP (225mil) |
| μPD16855CG | 8-pin plastic SOP (225mil) |
| μPD16855DG | 8-pin plastic SOP (225mil) |

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.

#### **BLOCK DIAGRAM**



**Note** The internal resister doesn't connect to input terminal of CTL1 (1 pin) and CTL2 (4 pin). Therefore the input level must be "H" or "L" even if these pins aren't used.

#### **CONNECTION DIAGRAM (TOP VIEW)**



#### PIN CONFIGURATION

| PIN No. | SYMBOL    | I/O           | FUNCTION                                            |
|---------|-----------|---------------|-----------------------------------------------------|
| 1/4     | CTL1/CTL2 | Input         | Control : TTL Input                                 |
| 2/3     | FLG1/FLG2 | Output        | Over Current Detect Flag : Active-L, Nch open-drain |
| 6       | GND       | Power         | Ground                                              |
| 7       | IN        | Power (Input) | Power Supply : Source of MOSFET                     |
| 8/5     | OUT1/OUT2 | Output        | Output of Switch : Drain of MOSFET                  |

#### DESCRIPTION of $\mu$ PD16855A/B/C/D FUNCTION

| PART No.      |                 | Abstract of Function                                        |
|---------------|-----------------|-------------------------------------------------------------|
| PART NO.      | CTL Input Logic | Switch Operation with Over-Current Detect                   |
| μPD16855AG    | "H" active      | Over-Current Limit Operation. Switch Off with CTL Input "L" |
| μPD16855BC/BG | "L" active      | Over-Current Limit Operation. Switch Off with CTL Input "H" |
| μPD16855CG    | "H" active      | Switch Off regardless of CTL Input                          |
| μPD16855DG    | "L" active      |                                                             |

## **PIN CONFIGURATION** (H:Hi-level, L:Low-level, ON:output ON state, OFF:output OFF state, X:H or L) $\mu$ PD16855AG (Active-H)

| CTL1 | FLG1 | OUT1 | CTL2 | FLG2 | OUT2 | Operating mode                   |
|------|------|------|------|------|------|----------------------------------|
| н    | Н    | ON   | Н    | Н    | ON   | normal mode                      |
| Н    | н    | ON   | L    | Н    | OFF  | only OUT1 is ON                  |
| L    | Н    | OFF  | Н    | Н    | ON   | only OUT2 is ON                  |
| L    | Н    | OFF  | L    | Н    | OFF  | standby mode                     |
| Н    | L    | ON   | Н    | Н    | ON   | only OUT1 is over-current detect |
| Н    | Н    | ON   | Н    | L    | ON   | only OUT2 is over-current detect |
| х    | L    | OFF  | Х    | L    | OFF  | TSD mode                         |
| Х    | L    | OFF  | Х    | L    | OFF  | UVLO mode                        |

#### µPD16855BC/BG (Active-L)

| CTL1 | FLG1 | OUT1 | CTL2 | FLG2 | OUT2 | Operating mode                   |
|------|------|------|------|------|------|----------------------------------|
| L    | Н    | ON   | L    | Н    | ON   | normal mode                      |
| L    | н    | ON   | Н    | Н    | OFF  | only OUT1 is ON                  |
| н    | Н    | OFF  | L    | н    | ON   | only OUT2 is ON                  |
| н    | Н    | OFF  | Н    | н    | OFF  | standby mode                     |
| L    | L    | ON   | L    | Н    | ON   | only OUT1 is over-current detect |
| L    | Н    | ON   | L    | L    | ON   | only OUT2 is over-current detect |
| х    | L    | OFF  | Х    | L    | OFF  | TSD mode                         |
| Х    | L    | OFF  | Х    | L    | OFF  | UVLO mode                        |

#### $\mu$ PD16855CG (Active-H and Switch off with over-current detect)

| CTL1 | FLG1 | OUT1 | CTL2 | FLG2 | OUT2 | Operating mode                   |
|------|------|------|------|------|------|----------------------------------|
| н    | Н    | ON   | Н    | Н    | ON   | normal mode                      |
| н    | Н    | ON   | L    | Н    | OFF  | only OUT1 is ON                  |
| L    | Н    | OFF  | Н    | Н    | ON   | only OUT2 is ON                  |
| L    | Н    | OFF  | L    | н    | OFF  | standby mode                     |
| н    | L    | OFF  | Н    | Н    | ON   | only OUT1 is over-current detect |
| н    | Н    | ON   | Н    | L    | OFF  | only OUT2 is over-current detect |
| х    | L    | OFF  | Х    | L    | OFF  | TSD mode                         |
| Х    | L    | OFF  | Х    | L    | OFF  | UVLO mode                        |

#### $\mu$ PD16855DG (Active-L and Switch off with over-current detect)

| CTL1 | FLG1 | OUT1 | CTL2 | FLG2 | OUT2 | Operating mode                   |
|------|------|------|------|------|------|----------------------------------|
| L    | Н    | ON   | L    | Н    | ON   | normal mode                      |
| L    | Н    | ON   | Н    | Н    | OFF  | only OUT1 is ON                  |
| н    | Н    | OFF  | L    | Н    | ON   | only OUT2 is ON                  |
| н    | Н    | OFF  | Н    | Н    | OFF  | standby mode                     |
| L    | L    | OFF  | L    | Н    | ON   | only OUT1 is over-current detect |
| L    | Н    | ON   | L    | L    | OFF  | only OUT2 is over-current detect |
| х    | L    | OFF  | Х    | L    | OFF  | TSD mode                         |
| Х    | L    | OFF  | Х    | L    | OFF  | UVLO mode                        |

#### ABSOLUTE MAXIMUM RATINGS (TA = 25 °C)

| Parameter             |                             | Symbol | Conditions                          | Ratings                                             | Unit |
|-----------------------|-----------------------------|--------|-------------------------------------|-----------------------------------------------------|------|
| Input Voltage         | Voltage                     |        |                                     | -0.3 to +6                                          | V    |
| Flag Voltage          |                             | Vflg   |                                     | -0.3 to +6                                          | V    |
| Flag Current          |                             | IFLG   |                                     | 50                                                  | mA   |
| Output Voltage        |                             | Vout   |                                     | VIN + 0.3                                           | V    |
| Output Current        | utput Current               |        | DC                                  | +0.5(VIN = VCTL =5 V)<br>-0.1 (VIN = 0V, VOUT = 5V) | A    |
|                       |                             |        | Pulse Width ≤ 100µs<br>Single Pulse | +3                                                  |      |
| Control Input Voltage |                             | Vctl   |                                     | -0.3 to +6                                          | V    |
| Power Dissipation     | DIP                         | PD     |                                     | 400                                                 | mW   |
|                       | SOP                         |        |                                     | 300                                                 |      |
| Operating Temperature | Operating Temperature Range |        |                                     | -40 to +85                                          | °C   |
| Channel Temperature R | Channel Temperature Range   |        |                                     | +150                                                | °C   |
| Storage Temperature R | ange                        | Tstg   |                                     | -55 to +150                                         | °C   |

Note The thermal shutdown circuit (operating temperature is more than 150 °C typ.) builds in this product.

#### **RECOMMENDED OPERATING RANGE**

| Parameter                   | Symbol | Min | Тур | Max  | Unit |
|-----------------------------|--------|-----|-----|------|------|
| Input Voltage               | Vin    | +4  |     | +5.5 | V    |
| Operating Temperature Range | TA     | 0   |     | +70  | °C   |

#### ELECTRICAL CHARACTERISTICS

#### DC CHARACTERISTICS (Unless otherwise specified, $V_{IN} = +5V$ ; $T_A = +25^{\circ}C$ )

| Parameter                             | Symbol   | Conditions                                  |       | Min | Тур  | Max  | Unit |
|---------------------------------------|----------|---------------------------------------------|-------|-----|------|------|------|
| Circuit Current<br>(only µPD16855A/C) | ldd      | VcTL = 0V (both 1 pin & 4 p<br>OUT = open   | oin), |     | 1    | 5    | μA   |
|                                       |          | VcTL = VIN, OUT = open                      |       |     | 1    | 1.5  | mA   |
| Circuit Current<br>(only µPD16855B/D) | ldd      | Vcī∟ = Vi∖ (both 1 pin & 4 µ<br>OUT = open  | oin), |     | 1    | 5    | μA   |
|                                       |          | VcTL = 0V, OUT = open                       |       |     | 1    | 1.5  | mA   |
| Low-level Input Voltage               | VIL      | CTL Pin                                     |       |     |      | 1.0  | V    |
| High-level Input Voltage              | Vih      | CTL Pin                                     |       | 2.0 |      |      | V    |
| Input Current of CTL pin              | Істі     | Vctl = 0V                                   |       |     | 0.01 | 1    | μA   |
|                                       |          | Vctl = Vin                                  |       |     | 0.01 | 1    | μA   |
| Output MOSFET On Resistance           | Ron      | $T_A = 0 \text{ to } +70 \ ^\circ\text{C},$ | DIP   |     | 100  | 140  | mΩ   |
|                                       |          | louт = 500 mA                               | SOP   |     | 100  | 130  |      |
| Output Leak Current                   | IO LEAK  |                                             |       |     |      | 10   | μA   |
| Over Current Detect Threshold         | Ітн      | T <sub>A</sub> = 0 to +70 °C                |       | 0.6 | 0.9  | 1.25 | А    |
| Flag Output Resistance                | Ron F    | l∟ = 10 mA                                  |       |     | 10   | 25   | Ω    |
| Flag Leak Current                     | O LEAK F | VFLAG = 5 V                                 |       |     | 0.01 | 1    | μA   |
| Operating Voltage of                  | Vuvlo    | Vin : Up                                    |       | 3.2 | 3.5  | 3.7  | V    |
| Under Voltage Locked Out<br>Circuit   |          | VIN : Down                                  |       | 3.0 | 3.3  | 3.5  | V    |
| Circuit                               |          | Hysteresis                                  |       | 0.1 | 0.2  | 0.3  | V    |

#### AC CHARACTERISTICS (Unless otherwise specified, VIN = +5 V; TA = +25 °C)

| Parameter                                       | Symbol        | Conditions                      | Min | Тур | Max | Unit |
|-------------------------------------------------|---------------|---------------------------------|-----|-----|-----|------|
| Output Transition<br>Rising Time                | trise         | $R_{L} = 10 \Omega$ each output | 2.5 |     | 12  | ms   |
| Output Transition<br>Falling Time               | <b>t</b> FALL | $R_{L} = 10 \Omega$ each output |     |     | 10  | μs   |
| Over Current Detect<br>Delay Time               | tover         |                                 | 5   |     | 20  | μs   |
| CTL Input Low-Level Time<br>(only µPD16855A/C)  | tc⊤∟          | CTL : H→L→H                     | 20  |     |     | μs   |
| CTL Input High-Level Time<br>(only µPD16855B/D) | tc⊤∟          | CTL : L→H→L                     | 20  |     |     | μs   |

#### MEASUREMENT POINT

Output Transition Rising Time (at ON)/Output Transition Falling Time (at OFF)

at the timing of CTL changing "L" to "H"/"H" to "L" for  $\mu$ PD16855A/C



at the timing of CTL changing "H" to "L"/"L" to "H" for  $\mu$ PD16855A/C



Over Current Detect Delay Time/CTL Input Low-Level Time for  $\mu$ PD16855A/C



Over Current Detect Delay Time/CTL Input High-Level Time for  $\mu$ PD16855B/D



#### FUNCTION DESCRIPTION

#### 1. Over current detection

The specification of over current detect is 0.6 to 1.25 A (typ. 900mA) in this IC. (500 mA max. in USB standard) This function is that flag-pin turns to Low-level and reports to the USB controller when over current is detected. At this time, output of IC is operated as followed.

- μPD16855A/B : Output keep ON-state and over current limited circuit is operated. This function can be prevented from being long-time over current state.
- $\mu$ PD16855C/D : Output turns to off, and isn't based on the state of CTL-pin.

When CTL-pin turns to non-active, FLG-pin returns to High-level and Output-pin turn to OFF-state.

Immediately the controller should be inputted non-active level to CTL-pin after detecting FLG = "L" not to reach to the state of thermal shutdown.

Then, in the case of FLG-pin is High-level and CTL-pin is active level, Output-pin turns to ON-state.

To prevent from detecting wrongly the current to the moment, over current detect delay time is set up.

This delay time is 10  $\mu$ s (typ.).

Power consumption in this device increases rapidly at the time of current-limitter circuit operation, and channel temperature Tch is likely to escalate. Make a CTL signal non-active, and make switch turn off before Tch of this device exceed absolute maximum rating.



#### 2. Under Voltage Locked Out (UVLO) Circuit

UVLO is the circuit for preventing malfunction of the switch by voltage variation.

In the Power Up : less than 3.5 V (typ.) and in the Power Down : less than 3.3 V (typ.)

OUT : OFF FLG : "L" ( = 0V)

NEC



#### 3. Behavior in the case of Power ON

This IC is slowly started up by Soft-Start Operation when IC is powered on.

This function is to prevent from flowing large current in the period of charging the capacitor which is connected to Output-pin.

In Power ON state, Soft-Start Time is 5ms (typ.)



#### **OPERATING SEQUENCE**

#### Power On/Power Off



**Note** If CTL-pin is active level after IC is powered on, This IC's Output is started Soft-Start Operation (Output Transition Rising Time : 12ms max.).

When Power-voltage is less than UVLO operating voltage, FLG-pin is fixed on Low-Level. If CTL1 and CTL2 pins are non-active level, this IC moves to Stand-by mode ( $I_{DD} = 5 \mu A max$ .)

#### Input controlled-signal



#### Over current detect



**Note** If Over current detect circuit is operated, FLG-pin is Low-Level and over current limit circuit is operated. At this time, output's operation is as followed.

 $\mu$ PD16855A/B : output is OFF and Flg-pin is High-Level when CTL-pin is non-active level.

 $\mu$ PD16855C/D : output synchronizes in Flg-pin = "L", and is OFF.

Flg-pin is High-Level when CTL-pin is non-active level.

And then when CTL-pin turns to active level again, if UVLO and TSD are not operated, Output-pin is reset to ON-state.

## NEC

#### Thermal shutdown



Note In operating the thermal shutdown, the status of output-pin is OFF. In this case, however, if CTL-pin is kept non-active level, this IC isn't in stand-by mode. And, thermal shutdown circuit can not be operated in both CTL1-pin and CTL2-pin are non-active level (equal to stand-by mode), if junction-temperature of this IC exceed 150 degree (typ.).





Note Ron –TA Characteristics and Ron – VIN Characteristics show the characteristics for SOP Package.

#### CHARACTERISTICS CURVES (unless otherwise specified, TA = 25 °C, VIN = 5 V) (Nominal)



#### CHARACTERISTICS CURVES (unless otherwise specified, TA = 25 °C, VIN = 5 V) (Nominal)





UVLO circuit operating voltage Characteristics



#### MEASUREMENT CIRCUIT



## NEC

#### **APPLICATION CIRCUIT**



The application circuits and their parameters are for references only and are not intended for use in actual designin's.

## NEC

#### **APPLICATION CIRCUIT**



The application circuits and their parameters are for references only and are not intended for use in actual designin's.

#### PACKAGE DRAWING

8 PIN PLASTIC DIP (300 mil)



8 PIN PLASTIC SOP (225 mil)



#### **RECOMMENDED SOLDERING CONDITIONS**

Soldering the  $\mu$ PD16855 under the conditions listed in the table below is recommended. For soldering methods and conditions other than those recommended, consult NEC.

#### Surface Mount Type

For the details of the recommended soldering conditions of the surface mount type, refer to information document "Semiconductor Device Mounting Technology MANUAL" (C10535E)

#### $\mu$ PD16855AG, $\mu$ PD16855BG, $\mu$ PD16855CG, $\mu$ PD16855DG

| Soldering process      | Soldering conditions                                                                                                            | Symbol    |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------|
| Infrared ray reflow    | Package peak temperature : 235 °C, Time : 30 seconds MAX.(210 °C MIN.),<br>Number of times : 2 , Number of days : not limited*  | IR35-00-2 |
| VPS                    | Package peak temperature : 215 °C , Time : 40 seconds MAX.(200 °C MIN.),<br>Number of times : 2 , Number of days : not limited* | VP15-00-2 |
| Wave soldering         | Soldering bath temperature : 260 °C MAX. , Time : 10 seconds MAX., Number of times : 1 , Number of days : not limited*          | WS60-00-1 |
| Partial heating method | Pin temperature : 300 °C MAX. (lead temperature), Time : 3 seconds MAX. (per lead pin), Number of days : not limited*           |           |

\* The number of days the devices can be stored at 25 °C, 65 % RH MAX. after the dry pack has been opened.

#### Caution Do not use two or more soldering methods in condition(except the pin partial heating method).

#### Throught-hole Type

#### µPD16855BC

| Soldering process | Soldering conditions                                             | Symbol |
|-------------------|------------------------------------------------------------------|--------|
| Wave soldering    | Soldering bath temperature : 260 °C MAX., Time : 10 seconds MAX. |        |

#### REFERENCE

| Document Name                                               | Document No. |
|-------------------------------------------------------------|--------------|
| NEC semiconductor device reliability/quality control system | IEI-1212     |
| Quality grade on NEC semiconductor devices                  | C11531E      |
| Semiconductor device mounting technology manual             | C10535E      |
| NEC IC Package Manual (CD-ROM)                              | C13388E      |
| Guide to quality assurance for semiconductor devices        | MEI-1202     |
| Semiconductor selection guide                               | X10679E      |

### NOTES FOR CMOS DEVICES—

#### (1) PRECAUTION AGAINST ESD FOR SEMICONDUCTORS

Note: Strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it once, when it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor devices on it.

#### (2) HANDLING OF UNUSED INPUT PINS FOR CMOS

Note: No connection for CMOS device inputs can be cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS device behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. All handling related to the unused pins must be judged device by device and related specifications governing the devices.

#### (3) STATUS BEFORE INITIALIZATION OF MOS DEVICES

Note: Power-on does not necessarily define initial status of MOS device. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the devices with reset function have not yet been initialized. Hence, power-on does not guarantee out-pin levels, I/O settings or contents of registers. Device is not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for devices having reset function. [MEMO]

[MEMO]

[MEMO]

- The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.
- NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property
  rights of third parties by or arising from use of a device described herein or any other liability arising from use
  of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other
  intellectual property rights of NEC Corporation or others.
- Descriptions of circuits, software, and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software, and information in the design of the customer's equipment shall be done under the full responsibility of the customer. NEC Corporation assumes no responsibility for any losses incurred by the customer or third parties arising from the use of these circuits, software, and information.
- While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.
- NEC devices are classified into the following three quality grades:
   "Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.
  - Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
  - Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
  - Specific: Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.