

# BIPOLAR ANALOG INTEGRATED CIRCUIT $\mu PC8101GR$

# 150 MHz SILICON QUADRATURE MODULATOR IC FOR DIGITAL MOBILE COMMUNICATIONS

#### **DESCRIPTION**

 $\mu$ PC8101GR is a silicon monolithic integrated circuit designed as up-to-150 MHz quadrature modulator for digital mobile communications, mainly CT2. This modulator consists of digital 90° phase shifter, dual mixers and various buffer amplifiers which are packaged in 20 pin SSOP. Up/down converter IC ( $\mu$ PC8100GR) is also available as for kit-use with this IC. So, these pair devices contribute to make RF block small, high-performance and low power-consumption.

This product is manufactured using NEC's 20 GHz f⊤ NESAT™III silicon bipolar process. This process uses silicon nitride passivation film and gold electrodes. These materials can protect chip surface from external pollution and prevent corrosion and migration. Thus, this product has excellent performance, uniformity and reliability.

#### **FEATURES**

- Operating frequency: fif = 50 MHz to 150 MHz, Local input frequency: file = 100 MHz to 300 MHz, fi/Q = DC to 500 kHz
- Digital 90° phase shifter is incorporated. (Due to the flip flop phase shifter,  $f_{IF} = f_{Lo}/2 + f_{I/Q}$ .)
- 20 pin SSOP suitable for high-density surface mounting.
- Supply voltage Vcc = 2.7 to 5.5 V
- · Equipped with Power Save Function.

#### **APPLICATIONS**

- Typical application Digital cordless phone CT2. (In the case of I/Q method)
- Further application Digital communication equipments.

### **ORDERING INFORMATION**

| PART NUMBER  | PACKAGE                          | SUPPLYING FORM                                                                           |
|--------------|----------------------------------|------------------------------------------------------------------------------------------|
| μPC8101GR-E2 | 20 pin plastic SSOP<br>(225 mil) | Embossed tape 12 mm wide. QTY 2.5 kp/Reel.<br>Pin 1 indicates roll-in direction of tape. |

Remark To order evaluation samples, please contact your local NEC sales office. (Order number: μPC8101GR)

Caution electro-static sensitive devices

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.

Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.



# INTERNAL BLOCK DIAGRAM AND PIN CONNECTIONS





20. GND





# PIN EXPLANATION

| PIN<br>NO. | ASSIGNMENT | APPLIED<br>VOLTAGE (V) | PIN VOLTAGE (V) | FUNCTION AND APPLICATION                                                                                                                                                                  | EQUIVALENT CIRCUIT |  |  |
|------------|------------|------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--|--|
| 1          | LOCAL IN   | -                      | -               | Local input for phase shifter. This input impedance is 50 $\Omega$ matched internally.                                                                                                    | 1 Vcc              |  |  |
| 2          | LOCAL IN   | -                      | 2.0             | Bypass of local buffer amplifier input.  Grounded through capacitor.                                                                                                                      |                    |  |  |
| 3          | GND        | 0                      | -               | It must be connected to the system ground with minimum inductance. Ground pattern on the board should be formed as wide as possible.  (Track length should be kept as short as possible.) |                    |  |  |
| 4          | Q-BIAS     | -                      | 0.175           | These pins are to adjust local leakage level.  These pins should be grounded through                                                                                                      |                    |  |  |
| 5          | Q-BIAS     | -                      | 0.175           | register 1 k $\Omega$ adjustable 30 mV offset.                                                                                                                                            | 5                  |  |  |
| 6          | GND        | 0                      | -               | Track length should be kept as short as possible.                                                                                                                                         |                    |  |  |
| 7          | Q-INPUT    | Vcc/2                  | _               | Input for Q signal. This input impedance is larger than 500 k $\Omega$ . As Q signal, Vcc/ 2 bias DC signal should be input.                                                              |                    |  |  |
| 8          | Q-INPUT    | Vcc/2                  | _               | Input for Q signal. This input impedance is larger than 500 k $\Omega$ . As Q signal, Vcc/ 2 biased 1V <sub>P-P</sub> signal should be input.                                             | 8 \$ \$            |  |  |
| 9          | GND        | 0                      | -               | Track length should be kept as short as possible.                                                                                                                                         |                    |  |  |
| 10         | IF OUTPUT  | -                      | 1.4             | IF output from modulator. This output is emitter follower as 50 $\Omega$ impedance. IF output frequency is provided as fif = fLo/2 + fi/o.                                                | 100                |  |  |
| 11         | Vcc        | 2.7 to 5.5             | -               | Supply voltage pin.                                                                                                                                                                       |                    |  |  |



| PIN<br>NO. | ASSIGNMENT    | APPLIED<br>VOLTAGE (V) | PIN VOLTAGE (V) | FUNCTION AND APPLICATION                                                                                                               | EQUIVALENT CIRCUIT                        |  |
|------------|---------------|------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--|
| 12         | POWER<br>SAVE | 0 to 5.5               | -               | Power save control pin. This pin can control ON/OFF operation with bias as follows;  Bias: V Operation  VPS 21.8 ON  0 to 1.0 OFF      | (12)—W——————————————————————————————————— |  |
| 13         | I-INPUT       | Vcc/2                  | -               | Input for I signal. This input impedance is larger than 500 k $\Omega$ . As I signal, Vcc/2 biased 1 VP-P MAX. signal should be input. |                                           |  |
| 14         | Ī-INPUT       | Vcc/2                  | -               | Input for I signal. This input impedance is larger than 500 k $\Omega$ . As I signal, Vcc/2 bias DC signal should be input.            | 13 - W - 14 - 14 - 14 - 14 - 14 - 14 - 14 |  |
| 15         | GND           | 0                      | _               | Track length should be kept as short as possible.                                                                                      |                                           |  |
| 16         | I-BIAS        | -                      | 0.175           | These pins are to adjust local leakage level.  These pins should be grounded through                                                   |                                           |  |
| 17         | Ī-BIAS        | _                      | 0.175           | register 1 k $\Omega$ adjustable 30 mV offset.                                                                                         | 16 // // 17                               |  |
| 18         | GND           | 0                      | -               | Track length should be kept as short as possible.                                                                                      |                                           |  |
| 19         | N.C           | _                      | _               | Non connection                                                                                                                         |                                           |  |
| 20         | GND           | 0                      | -               | Track length should be kept as short as possible.                                                                                      |                                           |  |

<sup>\*</sup> Pin voltage at Vcc = 2.7 V



# **ABSOLUTE MAXIMUM RATINGS**

Supply Voltage Vcc  $T_A = +25 \, ^{\circ}C$   $6.0 \, V$  Power Dissipation  $P_D$  Mounted on  $50 \times 50 \times 1.6 \, \text{mm}$  double copper  $530 \, \text{mW}$ 

clad epoxy glass board at T<sub>A</sub> = +70 °C

Operating Temperature  $T_{\text{opt}}$  -20 to +70 °C Storage Temperature  $T_{\text{stg}}$  -65 to +150 °C

# RECOMMENDED OPERATING CONDITIONS

| PARAMETER             | SYMBOL | MIN. | TYP. | MAX. | UNIT |
|-----------------------|--------|------|------|------|------|
| Supply Voltage        | Vcc    | 2.7  | 3.0  | 5.5  | V    |
| Operating Temperature | Topt   | -20  | +25  | +70  | °C   |

# ELECTRICAL CHARACTERISTICS (TA = +25 °C, UNLESS OTHERWISE SPECIFIED VP/S ≥ 1.8 V)

| PARAMETER                  |                               | SYMBOL                  | V    | cc = 2.7 | V    | Vcc = 5.5 V |       | UNIT | TEST CONDITION |                                          |
|----------------------------|-------------------------------|-------------------------|------|----------|------|-------------|-------|------|----------------|------------------------------------------|
| PARAMETE                   | PARAIVIETER                   |                         | MIN. | TYP.     | MAX. | MIN.        | TYP.  | MAX. | UNIT           | TEST CONDITION                           |
| Circuit current            |                               | Icc                     | 10.0 | 15.0     | 22.0 | 17.0        | 24.5  | 32.0 | mA             | No input signal                          |
| Circuit current power-     | save mode                     | Icc(P/S)                |      | 330      | 480  |             | 1050  | 1500 | μΑ             | V <sub>P/S</sub> ≤ 1.0 V                 |
| IF output level            |                               | PIFout                  | -15  | -11      | -7.0 | -12.5       | -7.7  | -4.5 | dBm            | 50 Ω load, $f = f_{Lo}/2 + f_{I/Q}^{*1}$ |
| Local leakage (carrie      | Local leakage (carrier)       |                         | 26.0 | 35.0     |      |             | 30.6  |      | dBc            | $f = f_{Lo}/2^{*1}$                      |
| Local leak level at IF     | Local leak level at IFout pin |                         |      | -49      | -37  |             | -39.4 | -28  | dBm            | I/Qinput : DC = Vcc/2                    |
| Image rejection (side      | band leak)                    | ImR                     | 28.5 | 37.5     |      | 28.5        | 38.2  |      | dBc            | $f = f_{Lo}/2 - f_{I/Q}^{*1}$            |
| I/Q input impedance        |                               | Zı/Q                    | 500  | 1 000    |      | 500         | 700   |      | kΩ             | I/Qbias = 2.75 V                         |
| Power-save                 | rise time                     | T <sub>P/S</sub> (RISE) |      | 1.0      | 5.0  |             | 1.0   | 5.0  | μs             | $V_{P/S}(OFF) \to V_{P/S}(ON)$           |
| response time              | fall time                     | TP/S(FALL)              |      | 1.0      | 3.0  |             | 1.0   | 3.0  | μs             | $V_{P/S}(ON) \rightarrow V_{P/S}(OFF)$   |
| Power-save control voltage |                               | VP/S(ON)                | 1.8  |          | 5.5  | 1.8         |       | 5.5  | V              | Normal operation                         |
|                            |                               | V <sub>P/S</sub> (OFF)  |      |          | 1.0  |             |       | 1.0  | V              | Power-save mode                          |
| Local input level          |                               | P <sub>Loin</sub>       | -17  |          | -7   | -17         |       | -7   | dBm            |                                          |

# STANDARD CHARACTERISTICS FOR REFERENCE (Ta = +25 °C, UNLESS OTHERWISE SPECIFIED VP/s $\geq$ 1.8 V)

| PARAMETER                   | SYMBOL    | Vcc = 2.7 V |       | Vcc = 5.5 V |      |       | UNIT | TEST CONDITION |                                |
|-----------------------------|-----------|-------------|-------|-------------|------|-------|------|----------------|--------------------------------|
| PARAIVIETER                 | STIVIBOL  | MIN.        | TYP.  | MAX.        | MIN. | TYP.  | MAX. | UNIT           | TEST CONDITION                 |
| 3rd order distortion of I/Q | IM31/Q    |             | -37.3 |             |      | -56.5 |      | dBc            | $f = f_{Lo}/2 - 3f_{I/Q}^{*1}$ |
| Local input VSWR            | VSWRLoin  |             | 1.1   |             |      | 1.1   |      | X : 1          |                                |
| IF output VSWR              | VSWRIFout |             | 1.2   |             |      | 1.2   |      | X : 1          |                                |

\*1 :  $f_{Loin} = 300.1 \text{ MHz} \text{ P}_{Loin} = -10 \text{ dBm}$  $f_{I/Q} = 36 \text{ kHz} \text{ 1 V}_{P-P} \text{ DC} = \text{V}_{CC}/2$ 



# **TEST CIRCUIT**



| SIGNAL   | f <sub>(MHz)</sub> | Pin                |                                                                         |
|----------|--------------------|--------------------|-------------------------------------------------------------------------|
| Lo       | 300.1 MHz          | -10 dBm            |                                                                         |
| I signal | 36 kHz             | 1 V <sub>P-P</sub> | I/Q phase difference = 90° In the case of local leak level measurement, |
| Q signal | 36 kHz             | 1 V <sub>P-P</sub> | I/Q signal is applied as only DC.                                       |

| SYMBOL              | Applied voltage (V) |
|---------------------|---------------------|
| Vcc = Vp/s          | 2.7 to 5.5 V        |
| Vı = Vıb = Vo = Vob | $0.5 \times V$ cc   |



# TYPICAL CHARACTERISTICS (Unless otherwise specified T<sub>A</sub> = +25 °C)

















# TEST CIRCUIT ASSEMBLED ON EVALUATION BOARD

# IC MOUNTED SIDE



# **COMPONENT MOUNTED SIDE**



# **TYPICAL APPLICATION**

# CT2 BLOCK DIAGRAM



The application circuits and their parameters are for references only and are not intended for use in actual design-in's.



# **PACKAGE DIMENSIONS**

# ★ 20 PIN PLASTIC SSOP (225 mil) (UNIT: mm)



detail of lead end





**NOTE** Each lead centerline is located within 0.10 mm of its true position (T.P.) at maximum material condition.



#### **NOTE ON CORRECT USE**

- (1) Observe precautions for handling because of electrostatic sensitive devices.
- (2) Form a ground pattern as wide as possible to minimize ground impedance (to prevent undesired operation).
- (3) Keep the track length of the ground pins as short as possible.
- (4) Connect a bypass capacitor (e.q. 1 000 pF) to the Vcc pin.

#### RECOMMENDED SOLDERING CONDITIONS

This product should be soldered in the following recommended conditions. Other soldering method and conditions than the recommended conditions are to be consulted with our sales representatives.

# $\mu$ PC8101GR

| Soldering process      | Soldering conditions                                                                                                                                               | Symbol    |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Infrared ray reflow    | Peak package's surface temperature: 235 °C or below,<br>Reflow time: 30 seconds or below (210 °C or higher),<br>Number of reflow process: 2, Exposure limit*: None | IR35-00-2 |
| VPS                    | Peak package's surface temperature: 215 °C or below,<br>Reflow time: 40 seconds or below (200 °C or higher),<br>Number of reflow process: 2, Exposure limit*: None | VP15-00-2 |
| Wave soldering         | Solder temperature: 260 °C or below,<br>Flow time: 10 seconds or below<br>Number of flow process: 1, Exposure limit*: None                                         | WS60-00-1 |
| Partial heating method | Terminal temperature: 300 °C or below,<br>Flow time: 10 seconds or below,<br>Exposure limit*: None                                                                 |           |

<sup>\*:</sup> Exposure limit before soldering after dry-pack package is opened.

Storage conditions: 25 °C and relative humidity at 65 % or less.

**Note:** Apply only a single process at once, except for "Partial heating method".

For details of recommended soldering conditions for surface mounting, refer to information document SEMICONDUCTOR DEVICE MOUNTING TECHNOLOGY MANUAL (C10535E).

**NEC**  $\mu$ PC8101GR

[MEMO]

[MEMO]

**NEC**  $\mu$ PC8101GR

[MEMO]



NESAT (NEC Silicon Advanced Technology) is a trademark of NEC Corporation.

- The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.
- NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.
- Descriptions of circuits, software, and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software, and information in the design of the customer's equipment shall be done under the full responsibility of the customer. NEC Corporation assumes no responsibility for any losses incurred by the customer or third parties arising from the use of these circuits, software, and information.
- While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.
- NEC devices are classified into the following three quality grades:
  - "Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.
    - Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
    - Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
    - Specific: Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

M7 98.8