# 2987

### 8-CHANNEL SOURCE DRIVER WITH OVER-CURRENT PROTECTION



Dwg PP-067

Note that the UDN2987A (DIP) and the UDN2987LW (SOIC) are electrically identical and share a common terminal number assignment.

#### ABSOLUTE MAXIMUM RATINGS

at  $T_A = +25^{\circ}C$ 

| Driver Supply Voltage, V <sub>S</sub> 35 V                  |
|-------------------------------------------------------------|
| Output Sustaining Voltage, V <sub>CE(sus)</sub> <b>35 V</b> |
| Continuous Output Current,                                  |
| I <sub>OUT</sub> 500 mA*                                    |
| FAULT Output Voltage, V <sub>CE</sub> 35 V                  |
| FAULT Output Current, I <sub>C</sub> 30 mA                  |
| Input Voltage, V <sub>IN</sub> 15 V                         |
| Package Power Dissipation,                                  |
| P <sub>D</sub> See Graph                                    |
| Operating Temperature Range,                                |
| T <sub>A</sub> 20°C to +85°C                                |
| Storage Temperature Range,                                  |
| T <sub>S</sub> 55°C to +150°C                               |
| * Outputs are disabled at approximately -500 mA             |

per driver.

Providing over-current protection for each of its eight sourcing outputs, the UDN2987A and UDN2987LW drivers are used as an interface between standard low-level logic and relays, motors, solenoids, LEDs, and incandescent lamps. The device includes thermal shutdown and output transient protection/clamp diodes for use with sustaining voltages to 35 V.

In these drivers, each channel includes a latch to turn OFF that channel if the maximum channel current is exceeded. All channels are disabled if the thermal shutdown is activated. A common FAULT output is used to indicate either chip thermal shutdown or any over-current condition. All outputs are enabled by pulling the common OE/R input high. When OE/R is low, all outputs are inhibited and the eight latches are reset.

Under normal operating conditions, each of eight outputs will source in excess of 100 mA continuously at an ambient temperature of  $25^{\circ}$ C and a supply of 35 V. The over-current fault circuit will protect the device from short-circuits to ground with supply voltages of up to 35 V.

The inputs are compatible with 5 V and 12 V logic systems—TTL, Schottky TTL, DTL, PMOS, and CMOS. In all cases, the output is switched ON by an active high input level. The UDN2987A is supplied in a 20-pin dual in-line plastic package; the UDN2987LW is supplied in a 20-lead small-outline plastic package.

#### **FEATURES**

- 350 mA Output Source Current
- Over-Current Protected
- Internal Ground Clamp Diodes
- Output Breakdown Voltage 35 V, Minimum
- TTL, DTL, PMOS, or CMOS Compatible Inputs
- Internal Thermal Shutdown
- Automotive Capable

Always order by complete part number:

| Part Number | Package                |
|-------------|------------------------|
| UDN2987A    | 20-Pin DIP             |
| UDN2987LW   | 20-Lead Wide-Body SOIC |







#### **OVER-CURRENT FAULT SENSE**

# + VREF MATCHED VSENSE - SENSE - I LOAD I REF

#### **OUTPUT CURRENT WAVESHAPES**



Dwg. No. A-13,292

Dwg. No. A-13,293



# ELECTRICAL CHARACTERISTICS at $T_A$ = 25°C, $V_{OE}$ = 2.4 V, $V_S$ = 35 V (unless otherwise noted).

|                             |                       |                                                     | Limits |       |      |       |
|-----------------------------|-----------------------|-----------------------------------------------------|--------|-------|------|-------|
| Characteristic              | Symbol                | Test Conditions                                     | Min.   | Тур.  | Max. | Units |
| Functional Supply Range     | V <sub>S</sub>        |                                                     | 7.0    | _     | 35   | V     |
| Output Leakage Current      | I <sub>CEX</sub>      | $V_{IN} = 0.4 V^*$                                  | _      | <-5.0 | -200 | μΑ    |
| Output Sustaining Voltage   | V <sub>OUT(sus)</sub> | I <sub>OUT</sub> = -350 mA, L = 2.0 mH              | 35     | _     | _    | V     |
| Output Saturation Voltage   | V <sub>OUT(SAT)</sub> | V <sub>IN</sub> = 2.4 V, I <sub>OUT</sub> = -100 mA | _      | 1.6   | 1.8  | V     |
|                             |                       | $V_{IN} = 2.4 \text{ V}, I_{OUT} = -225 \text{ mA}$ | _      | 1.7   | 1.9  | V     |
|                             |                       | V <sub>IN</sub> = 2.4 V, I <sub>OUT</sub> = -350 mA | _      | 1.8   | 2.0  | V     |
| Channel Shutdown Threshold  | I <sub>M</sub>        | V <sub>IN</sub> = 2.4 V                             | -370   | -500  | _    | mA    |
| FAULT Leakage Current       | I <sub>CEX</sub>      | V <sub>CC</sub> = 35 V                              | _      | <1.0  | 100  | μА    |
| FAULT Saturation Voltage    | V <sub>CE(SAT)</sub>  | I <sub>C</sub> = 30 mA                              | _      | 0.3   | 0.8  | V     |
| Input Voltage               | V <sub>IN(ON)</sub>   |                                                     | 2.4    | _     | _    | V     |
|                             | V <sub>IN(OFF)</sub>  |                                                     | _      | _     | 0.4  | V     |
| Input Current               | I <sub>IN(ON)</sub>   | V <sub>IN</sub> = 2.4 V                             | _      | 125   | 170  | μА    |
|                             |                       | $V_{IN} = 5.0 V$                                    | _      | 840   | 1020 | μΑ    |
|                             |                       | V <sub>IN</sub> = 12 V                              | _      | 1500  | 1800 | μΑ    |
|                             | I <sub>IN(OFF)</sub>  | V <sub>IN</sub> = 0.4 V                             | _      | _     | 15   | μА    |
| Clamp Diode Leakage Current | I <sub>R</sub>        | V <sub>R</sub> = 35 V, T <sub>A</sub> = 70°C        | _      | _     | 50   | μА    |
| Clamp Diode Forward Voltage | V <sub>F</sub>        | I <sub>F</sub> = 350 mA                             | _      | 1.5   | 1.8  | V     |
| Supply Current              | I <sub>S(ON)</sub>    | V <sub>IN</sub> = 2.4 V*, Outputs Open              | _      | 13    | 18   | mA    |
|                             | I <sub>S(OFF)</sub>   | V <sub>IN</sub> = 0.4 V*                            | _      | 8.0   | 12   | mA    |
| Thermal Shutdown            | $T_J$                 |                                                     | _      | 165   | _    | °C    |
| Thermal Hysteresis          | $\DeltaT_J$           |                                                     | _      | 15    | _    | °C    |
| Propagation Delay Time      | t <sub>PLH</sub>      | $R_L = 100\Omega$                                   | _      | 0.3   | 0.6  | μs    |
|                             | t <sub>PHL</sub>      | $R_L = 100\Omega$                                   | _      | 2.0   | 4.0  | μs    |
| Dead Time                   | t <sub>d</sub>        |                                                     | _      | 1.0   | _    | μs    |

<sup>\*</sup>All inputs simultaneously.

# ALLOWABLE OUTPUT CURRENT AS A FUNCTION OF DUTY CYCLE

(UDN2987A shown, multiply by 78% for UDN2987LW)

#### At +25°C



Dwg. No. A-13,288

#### At +50°C



Dwg. No. A-13,289

## APPLICATIONS INFORMATION AND CIRCUIT DESCRIPTION

As with all power integrated circuits, the UDN2987A and UDN2987LW have a maximum allowable output current rating. The 500 mA rating does not imply that operation at that value is permitted or even obtainable. The channel output current trip point is specified as -370 mA, minimum; therefore, attempted operation at current levels greater than -370 mA may cause a fault indication and channel shutdown. The device is tested at a maximum of -350 mA and that is the recommended maximum output current per driver. It provides protection for current overloads or shorted loads up to 35 V.

All outputs are enabled by pulling the OE/R input high. When OE/R is low or allowed to float (internal pull-down), all outputs are inhibited and the latches are reset. Note that the RESET pulse duration (OE/R low) should be at least 1  $\mu s$ . This will ensure safe operation under attempted RESET conditions with a shorted load. The latches are also reset during power up, regardless of the state of the OE/R input.

The load current causes a small voltage drop across the internal low-value sense resistor. This voltage is compared to the voltage drop across a reference resistor with a constant current. The two resistors are matched to eliminate errors due to manufacturing tolerances or temperature effects. Each channel includes a comparator and its own latch. An over-current fault (V\_SENSE > V\_REF) will set the affected latch and shut down only that channel. All other channels will continue to operate normally. The latch includes a 1  $\mu s$  delay (t\_d) to prevent unwanted triggering due to crossover currents generated when switching inductive loads. For an abrupt short circuit, the delay and output switching times will allow a brief, permissable current in excess of the trip current before the output driver is turned OFF.

A common thermal shutdown disables all outputs if the chip temperature exceeds +165°C. At thermal shutdown, all latches are reset. The outputs are disabled until the chip cools down to about +150°C (thermal hysteresis).

A common open-collector FAULT output is used to indicate any channel over-current condition or chip thermal shutdown.



#### **UDN2987A**

Dimensions in Inches (controlling dimensions)



NOTES: 1. Exact body and lead configuration at vendor's option within limits shown.

- 2. Lead spacing tolerance is non-cumulative.
- 3. Lead thickness is measured at seating plane or below.

#### **UDN2987LW**

#### Dimensions in Inches (for reference only)







Dwg. MA-008-20 in

#### **Dimensions in Millimeters** (controlling dimensions)







Dwg. MA-008-20 mm

NOTES: 1. Exact body and lead configuration at vendor's option within limits shown.
2. Lead spacing tolerance is non-cumulative.





This page intentionally left blank

## POWER SOURCE DRIVERS SELECTION GUIDE

#### IN ORDER OF 1) OUTPUT CURRENT, 2) OUTPUT VOLTAGE, 3) NUMBER OF DRIVERS

| Output Ratings * |     | Features |        |         |                 |           |            |                          |
|------------------|-----|----------|--------|---------|-----------------|-----------|------------|--------------------------|
|                  |     | 90       | Serial | Latched | d Diode         | Saturated | Internal   |                          |
| mA               | V   | #        | Input  | Drivers | Clamp           | Outputs   | Protection | Part Number <sup>†</sup> |
| -25              | 60  | 8        | _      | X       | _               | _         | _          | 5815                     |
|                  | 60  | 10       | Х      | Χ       | Active Pull-Dow | n –       | _          | 5810-F and 6809/10       |
|                  | 60  | 12       | Х      | X       | Active Pull-Dow | n –       | _          | 5811 and 6811            |
|                  | 60  | 20       | Х      | X       | Active Pull-Dow | n –       | _          | 5812-F and 6812          |
|                  | 60  | 32       | Х      | X       | Active Pull-Dow | n –       | _          | 5818-F and 6818          |
|                  | 85  | 8        | _      | _       | _               | _         | _          | 6118                     |
| -120             | -25 | 8        | _      | _       | Χ               | Χ         | _          | 2585                     |
|                  | 30  | 8        | _      | _       | X               | Χ         | _          | 2985                     |
|                  | 50  | 8        | X      | Χ       | Χ               | Χ         | _          | 5895                     |
| -350             | 35  | 8        | _      | _       | Χ               | _         | Χ          | 2987                     |
|                  | 50  | 8        | _      | _       | X               | _         | _          | 2981 and 2982            |
|                  | 50  | 8        | Х      | X       | X               | _         | _          | 5891                     |
|                  | -50 | 8        | _      | _       | X               | _         | _          | 2580                     |
|                  | 80  | 8        | _      | _       | X               | _         | _          | 2983 and 2984            |
|                  | 80  | 8        | Х      | X       | X               | _         | _          | 5890                     |
|                  | -80 | 8        | _      | _       | Х               | _         | _          | 2588                     |

<sup>\*</sup> Current is maximum specified test condition, voltage is maximum rating. See specification for sustaining voltage limits or over-current protection voltage limits.

Allegro MicroSystems, Inc. reserves the right to make, from time to time, such departures from the detail specifications as may be required to permit improvements in the design of its products.

The information included herein is believed to be accurate and reliable. However, Allegro MicroSystems, Inc. assumes no responsibility for its use; nor for any infringements of patents or other rights of third parties which may result from its use.



<sup>†</sup> Complete part number includes additional characters to indicate operating temperature range and package style.