# FIREWIRE ESD CLAMP WITH LIVE-INSERTION DETECTION CIRCUIT Check for Samples: TPD4S1394 ### **FEATURES** - IEEE1394 Live Insertion Protection - Exceeds ESD protection to IEC61000-4- 2 (Level 4) - ±15-kV Human-Body Model (HBM) - ±6-kV IEC 61000-4-2 Contact Discharge - 4-Channel Matching ESD Clamps for High-Speed Differential Lines - Flow-Through, Single-in-Line Pin Mapping Simplifies Board Layout - Available in an 8-Pin X2SON (DQL) package ### **APPLICATIONS** IEEE 1394 Live Insertion Protection ### DESCRIPTION The TPD4S1394 provides robust system level ESD solution for the IEEE.1394 port along with a live insertion detection mechanism for high-speed lines interfacing a low-voltage, ESD sensitive core chipset. This device protects and monitors up to two differential input pairs. The optimized line capacitance allows to protect the data lines with data rate in excess of 1.6 GHz without degrading signal integrity. The TPD4S1394 incorporates a live insertion circuit whose output state changes when improper voltage levels are present on the input data lines. The FWPWR\_EN signal controls an external FireWire port power switch. During the live insertion event if there is a floating GND or a high level signal at the D+, D-pins, the internal comparator will detect the changes and pull the FWPWR\_EN signal to low state. When FWPWR\_EN is driven low, there is an internal delay mechanism preventing it from being driven to the high state regardless of the inputs to the comparator. Additionally, the TPD4S1394 performs ESD protection on the four inputs pins: D1+, D1-, D2+, and D2-. The TPD4S1394 conforms to the IEC61000-4-2 (Level 4) ESD protection and $\pm 15~kV$ HBM ESD protection. The TPD4S1394 is characterized for operation over ambient air temperature of $-40^{\circ}C$ to $85^{\circ}C$ . A 0.1uF decoupling capacitor is required at VCC (pin1) ### **FUNCTIONAL BLOCK DIAGRAM** ### **TERMINAL FUNCTIONS** | TE | TERMINAL | | DESCRIPTION | | | | | | |---------------|-----------------------|-------|-----------------------------|--|--|--|--|--| | PIN NO. | NAME | TYPE | DESCRIPTION | | | | | | | 1 | V <sub>CC</sub> | Power | Power supply | | | | | | | 2 | GND | GND | Ground | | | | | | | 3 | $V_{CLMP}$ | 0 | Comparator trip reference | | | | | | | 4 | FWPWR_EN | 0 | Control output | | | | | | | 5, 6,<br>7, 8 | D2+, D2–,<br>D1+, D1– | I | High-speed ESD clamp inputs | | | | | | ## **ABSOLUTE MAXIMUM RATINGS**(1) over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------|----------------------|------|-----|------| | V <sub>CC</sub> | Supply voltage range | Supply voltage range | | | | | V <sub>IO</sub> | IO voltage range at D+, D-, V <sub>CLMP</sub> | | 0 | 4 | V | | FWPWR_E<br>N | Switch output | | -0.5 | 4.6 | V | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | | T <sub>A</sub> | Operating free-air temperature range | | -40 | 85 | °C | | | IEC 61000-4-2 Contact Discharge | D+, D- pins | | ±6 | kV | | | HBM ESD | D+, D- pins | | ±15 | kV | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## **RECOMMENDED OPERATING CONDITIONS** over operating free-air temperature range (unless otherwise noted) | | PARAMETER | MIN | NOM | MAX | UNIT | |----------|----------------|-----|-----|-----|------| | $V_{CC}$ | Supply voltage | 3.0 | | 3.6 | V | Submit Documentation Feedback ## **ELECTRICAL CHARACTERISTICS**(1) over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|-------------------------------------------------------------------------|------------------------------------------|------|-----------------|-------|------| | V <sub>dx</sub> | Voltage at D1+, D1-, D2+, and D2- to trip the FWPWR_EN from high to low | | 2.9 | 3.4 | 4.0 | V | | | Voltage to trip the FWPWR_EN from low to high | | 2.7 | 3.2 | 3.8 | | | $V_{CLMP}$ | Value on pin | No connect | | 2.45 | | V | | t <sub>trip</sub> | Time for FWPWR_EN to go low | Loading on FWPWR_EN = 50 pF | 0.5 | 2 | 5 | μs | | t <sub>reset</sub> | Time delay for the FWPWR_EN to go high after trip condition is met | FWPWR_EN = V <sub>CC</sub> | 300 | 450 | 600 | ms | | $V_{BR}$ | Breakdown voltage at V <sub>CLAMP</sub> | I <sub>I</sub> = 1 mA | | 4.2 | | V | | $V_D$ | Diode forward voltage for lower clamp | I <sub>D</sub> = 8 mA lower clamp diode | -0.6 | -0.8 | -0.95 | V | | FWPWR_E<br>N | Switch output | | | V <sub>CC</sub> | | V | | R <sub>DYN</sub> | Dynamic resistance (for in and out clamp) of the D+, D- | I = 1 A | | 1 | | Ω | | C <sub>IO</sub> | IO Capacitance of D+, D- | V <sub>IO</sub> = 2.5 V | | 1.5 | 2 | pF | | I <sub>CC</sub> | Current Consumption | V <sub>CC</sub> = 3.3 V, FWPWR_EN = high | | 130 | 200 | μΑ | ## (1) A 0.1- $\mu$ F decoupling capacitor is required at V<sub>CC</sub> (pin 1). ## TYPICAL CHARACTERISTICS Figure 1. IO Capacitance vs IO Voltage (D+, D- Pins) # TYPICAL CHARACTERISTICS (continued) Figure 2. Insertion Loss (S21) for D+, D- Pins www.ti.com ## **REVISION HISTORY** | CI | hanges from Original (November 2009) to Revision A | Page | |----|-----------------------------------------------------------------------------------------------------|------| | • | Removed hard coded ordering information table. Information contained in Package Orderable Addendum. | 2 | Product Folder Links: TPD4S1394 ## PACKAGE OPTION ADDENDUM 26-Mar-2013 #### PACKAGING INFORMATION | Orderable Device | | Package Type | Package<br>Drawing | Pins | U | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|--------|--------------|--------------------|------|------|----------------------------|------------------|--------------------|--------------|-------------------|---------| | | (1) | | Drawing | | Qty | (2) | | (3) | | (4) | | | TPD4S1394DQLR | ACTIVE | X2SON | DQL | 8 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | (5J7 ~ 5JR) | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 26-Mar-2013 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPD4S1394DQLR | X2SON | DQL | 8 | 3000 | 180.0 | 9.5 | 1.6 | 2.3 | 0.5 | 4.0 | 8.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 26-Mar-2013 ### \*All dimensions are nominal | Device | Device Package Type | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---------------|---------------------|-----|------|------|-------------|------------|-------------|--| | TPD4S1394DQLR | X2SON | DQL | 8 | 3000 | 180.0 | 180.0 | 30.0 | | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. SON (Small Outline No-Lead) package configuration. DQL (R-PX2SON-N8) ## PLASTIC SMALL OUTLINE NO-LEAD NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters. - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - G. Side aperture dimensions over—print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>