SLLS034B – JANUARY 1988 – REVISED MAY 1995

- High-Speed Quadruple Transceiver
- Meets or Exceeds Requirements of IEEE Std. 896.1 – 1987
- Drives Load Impedances as Low as 10  $\Omega$
- High-Speed Advanced Low-Power Schottky Circuits
- Low Power Dissipation . . . 81 mW Max per Channel
- High-Impedance PNP Inputs
- BTL<sup>™</sup> Logic Level 1-V Bus Swing Reduces Power Consumption
- Low Bus-Port Capacitance
- Power-Up/Power-Down Protection (Glitch Free)
- Open-Collector Driver Outputs Allows Wired-OR Connections
- Multiple Bus Channel Ground Returns to Reduce Channel Noise Interference
- Designed to be a Faster, Lower Power Functional Equivalent of the National Semiconductor DS3893

#### description

The SN75ALS053 is a four-channel, monolithic, high-speed, advanced low-power Schottky device designed for two-way data communication in a densely populated backplane. The SN75ALS053 has independent driver input (Dn) and receiver output (Rn) pins and separate driver

and receiver disables. This transceiver is designed for use in high-speed bus systems and is similar to the SN75ALS057 transceiver except that the trapezoidal feature has been eliminated to speed up the propagation delays.

These transceivers feature open-collector driver outputs, each with a series Schottky diode to reduce capacitive loading to the bus. By using a 2-V pullup on the bus, the output signal swing will be approximately 1 V, which reduces the power necessary to drive the bus load capacitance. The driver outputs are capable of driving an equivalent dc load of as low as 10  $\Omega$ .

The receivers have a precision threshold set by an internal bandgap reference to give accurate input thresholds over  $V_{CC}$  and temperature variations.

These transceivers are compatible with Backplane Transceiver Logic (BTL<sup>™</sup>) technology at significantly reduced power dissipation per channel.

The SN75ALS053 is characterized for operation from 0° to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

BTL and DS3893 are trademarks of National Semiconductor Corporation.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.





SLLS034B - JANUARY 1988 - REVISED MAY 1995

#### **FUNCTION TABLE** TRANSMIT/RECEIVE CONTROLS CHANNELS RE D→B TE $B \rightarrow R$ L L D R L Н D D Н т R L Н Н т D

H = high level, L = low level, R = receive, T = transmit, D = disable

Direction of data transmission is from Dn to Bn, direction of data reception is from Bn to Rn.

### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

# TE \_\_\_\_\_\_

logic diagram (positive logic)





SLLS034B - JANUARY 1988 - REVISED MAY 1995



#### schematics of inputs and outputs

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 1)                          | 6 V                          |
|-----------------------------------------------------------------------|------------------------------|
| Control input voltage, V <sub>1</sub>                                 | 5.5 V                        |
| Driver input voltage, V <sub>1</sub>                                  | 5.5 V                        |
| Driver output voltage, V <sub>O</sub>                                 | 2.5 V                        |
| Receiver input voltage, V <sub>1</sub>                                | 2.5 V                        |
| Receiver output voltage, VO                                           | 5.5 V                        |
| Continuous total power dissipation                                    | See Dissipation Rating Table |
| Operating free-air temperature range, T <sub>A</sub>                  | 0°C to 70°C                  |
| Storage temperature range, T <sub>stg</sub>                           | – 65°C to 150°C              |
| Case temperature for 10 seconds, T <sub>C</sub> : FN package          |                              |
| Lead temperature 1,6 mm (1/16 in) from case for 10 seconds: N package |                              |

<sup>+</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: Voltage values are with respect to network ground terminal.



SLLS034B – JANUARY 1988 – REVISED MAY 1995

| DISSIPATION RATING TABLE |                                       |                                                |                                       |  |  |  |  |
|--------------------------|---------------------------------------|------------------------------------------------|---------------------------------------|--|--|--|--|
| PACKAGE                  | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |  |  |  |  |
| FN                       | 1400 MW                               | 11.2 MW/°C                                     | 896 MW                                |  |  |  |  |
| N                        | 1150 MW                               | 9.2 MW/°C                                      | 736 mW                                |  |  |  |  |

## recommended operating conditions

|                                                  | MIN  | NOM | MAX  | UNIT |
|--------------------------------------------------|------|-----|------|------|
| Supply voltage, V <sub>CC</sub>                  | 4.75 | 5   | 5.25 | V    |
| High-level driver and control input voltage, VIH | 2    |     |      | V    |
| Low-level driver and control input voltage, VIL  |      |     | 0.8  | V    |
| Bus termination voltage                          | 1.9  |     | 2.1  | V    |
| Operating free-air temperature, T <sub>A</sub>   | 0    |     | 70   | °C   |

## electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                   | PARAMETER                                  |              |                                         | TEST CONDITIONS                           |               |       | TYP | MAX   | UNIT |
|-------------------|--------------------------------------------|--------------|-----------------------------------------|-------------------------------------------|---------------|-------|-----|-------|------|
| VIK               | Input clamp voltage at Dn, D               | E, or RE     | lj = - 18 mA                            |                                           |               |       |     | - 1.5 | V    |
| $V_{IT}$          | Receiver input threshold volt              | age at Bn    |                                         |                                           |               | 1.426 |     | 1.674 | V    |
| Vон               | Vou High lovel output voltage at Pp        |              | Bn at 1.2 V,<br>I <sub>OH</sub> = −1 mA | RE at 0.8 V,                              |               | 2.5   |     |       | V    |
| Vei               |                                            | Rn           | Bn at 2 V,<br>I <sub>OL</sub> = 20 mA   | RE at 0.8 V,                              |               |       |     | 0.5   | V    |
| VOL               | Low-level output voltage                   | Bn           | Dn at 2.4 V,<br>V <sub>L</sub> = 2 V,   | TE at 2.4 V,<br>R <sub>L</sub> = 10 Ω     | See Figure 1, | 0.75  |     | 1.2   | v    |
|                   |                                            | Dn, TE or RE | $V_I = V_{CC}$                          |                                           |               |       |     | 40    |      |
| Ιн                | High-level input current                   | Bn           | V <sub>I</sub> = 2 V,<br>Dn at 0.8 V,   | V <sub>CC</sub> = 0 or 5.2<br>TE at 0.8 V | 25 V,         |       |     | 100   | μΑ   |
| ١ <sub>L</sub>    | IL Low-level input current at Dn, TE or RE |              | V <sub>I</sub> = 0.4 V                  |                                           |               |       | -   | - 400 | μΑ   |
| IOS               | IOS Short-circuit output at Rn             |              | Rn at 0 V,                              | Bn at 1.2 V,                              | RE at 0.8 V   | - 70  | -   | - 200 | mA   |
| ICC               | ICC Supply current                         |              |                                         |                                           |               |       |     | 65    | mA   |
| C <sub>O(B)</sub> | Driver output capacitance                  |              | V <sub>CC</sub> = 5 V,                  | $T_A = 25^{\circ}C$                       |               |       | 6.5 |       | pF   |



SLLS034B - JANUARY 1988 - REVISED MAY 1995

## switching characteristics over recommended ranges of supply voltage and operating free-air temperature

#### driver

|                  | PARAMETER                                       | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS          | MIN | МАХ | UNIT |
|------------------|-------------------------------------------------|-----------------|----------------|--------------------------|-----|-----|------|
| <sup>t</sup> PLH | Propagation delay time low-to-high-level output | Dn              | Bn             | TE at 3 V, $V_L = 2 V$ , | 2   | 7   | 20   |
| <sup>t</sup> PHL | Propagation delay time high-to-low-level output | DII             | DII            | See Figure 2             | 2   | 7   | ns   |
| <sup>t</sup> PLH | Propagation delay time low-to-high-level output | Dn              | Bn             | Dn at 3 V, $V_L = 2 V$ , | 2   | 7   | ns   |
| t <sub>PHL</sub> | Propagation delay time high-to-low-level output | DI              | БП             | See Figure 2             | 2   | 7   | 115  |
| t <sub>TLH</sub> | Transition time, low-to-high-level output       | Dn              | Bn             | TE at 3 V, $V_1 = 2 V$ , | 0.5 | 5   |      |
| <b>t</b> THL     | Transition time, high-to-low-level output       | Dn              | DI             | See Figure 2             | 0.5 | 5   | ns   |
|                  | Skew between driver channels <sup>†</sup>       | Dn              | Bn             | TE at 3 V, $V_L = 2 V$   |     | 1   | ns   |

#### receiver

|                  | PARAMETER                                           | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS MIN MAX                                                                                  | UNIT |
|------------------|-----------------------------------------------------|-----------------|----------------|----------------------------------------------------------------------------------------------------------|------|
| <sup>t</sup> PLH | Propagation delay time,<br>low-to-high-level output | Bn              | Rn             | RE at 0.3 V, TE at 0.3 V                                                                                 | ns   |
| <sup>t</sup> PHL | Propagation delay time,<br>high-to-low-level output | БП              | KII            | 2 8                                                                                                      | ns   |
| <sup>t</sup> PLZ | Output disable time<br>from low level               | RE              | Rn             | Bn at 2 V, TE at 0.3 V, $V_L = 5$ V,<br>C <sub>L</sub> = 5 pF, R <sub>L</sub> 1 = 500 Ω, See Figure 4 6  | ns   |
| <sup>t</sup> PZL | Output enable time to low level                     | RE              | Rn             | Bn at 2 V, TE at 0.3 V, $V_L = 5$ V,<br>C <sub>L</sub> = 5 pF, R <sub>L</sub> 1 = 500 Ω, See Figure 4 12 | ns   |
| <sup>t</sup> PHZ | Output disable time<br>from high level              | RE              | Rn             | Bn at 1 V, TE at 0.3 V, $V_L = 0$ ,<br>C <sub>L</sub> = 5 pF, R <sub>L</sub> 1 = 500 Ω, See Figure 4 6   | ns   |
| <sup>t</sup> PZH | Output enable time<br>to high level                 | RE              | Rn             | Bn at 1 V, TE at 0.3 V, $V_L = 0$ ,<br>C <sub>L</sub> = 5 pF, R <sub>L</sub> 1 = 500 Ω, See Figure 4 12  | ns   |
|                  | Skew between receiver<br>channels†                  | Bn              | Rn             | RE at 0.3 V, TE at 0.3 V 1                                                                               | ns   |

<sup>†</sup> Skew is the difference between the propagation delay time (t<sub>PLH</sub> or t<sub>PHL</sub>) of one receiver channel and that same propagation delay time of any other receiver channel. It applies for both t<sub>PLH</sub> and t<sub>PHL</sub>.



SLLS034B - JANUARY 1988 - REVISED MAY 1995

### PARAMETER MEASUREMENT INFORMATION







NOTE:  $t_f = t_f \le 5$  ns from 10% to 90%

Figure 2. Driver Test Circuit and Voltage Waveforms



SLLS034B – JANUARY 1988 – REVISED MAY 1995





#### **VOLTAGE WAVEFORMS**

NOTE:  $t_r = t_f \le 10$  ns from 10% to 90%





NOTE:  $t_f = t_f \le 5$  ns from 10% to 90%





#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|---------------------|-------------------------|------------------|------------------------------|
| SN75ALS053FN     | OBSOLETE              | PLCC            | FN                 | 20                  | TBD                     | Call TI          | Call TI                      |
| SN75ALS053FNR    | OBSOLETE              | PLCC            | FN                 | 20                  | TBD                     | Call TI          | Call TI                      |
| SN75ALS053N      | OBSOLETE              | PDIP            | Ν                  | 20                  | TBD                     | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



## **MECHANICAL DATA**

MPLC004A - OCTOBER 1994

#### PLASTIC J-LEADED CHIP CARRIER

## FN (S-PQCC-J\*\*)



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Falls within JEDEC MS-018



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated