|                                                                              | SDAS233A – DECEMBER 1983 – REV |
|------------------------------------------------------------------------------|--------------------------------|
| <ul> <li>3-State Buffer-Type Outputs Drive Bus<br/>Lines Directly</li> </ul> | DW OR NT PACKAGE<br>(TOP VIEW) |
| <ul> <li>Bus-Structured Pinout</li> </ul>                                    |                                |
| <ul> <li>Provides Extra Bus-Driving Latches</li> </ul>                       | OE2 2 23 OE3                   |
| Necessary for Wider Address/Data Paths or                                    | 1D 🛛 3 22 🗍 1Q                 |
| Buses With Parity                                                            | 2D 🛛 4 21 🗍 2Q                 |
| <ul> <li>Buffered Control Inputs to Reduce</li> </ul>                        | 3D 🛛 5 20 🗍 3Q                 |
| dc Loading Effects                                                           | 4D 🛛 6 19 🗍 4Q                 |
| • Power-Up High-Impedance State                                              | 5D 🛛 7 18 🗍 5Q                 |
| Package Options Include Plastic                                              | 6D 🛛 8 17 🖸 6Q                 |
| Small-Outline (DW) Packages and Standard                                     | 7D 🛛 9 16 🗋 7Q                 |
| Plastic (NT) 300-mil DIPs                                                    | <u>8D</u> 10 15 2 8Q           |
|                                                                              | CLR [] 11 14 [] PRE            |
| description                                                                  | GND [] 12 13 ]] LE             |
| •                                                                            |                                |

This 8-bit latch features 3-state outputs designed

specifically for driving highly capacitive or relatively low-impedance loads. This device is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The eight latches are transparent D-type latches. The device has noninverting data (D) inputs and provides true data at its outputs.

Because the clear ( $\overline{CLR}$ ) and preset ( $\overline{PRE}$ ) inputs are independent of the clock (CLK) input, taking  $\overline{CLR}$  low causes the eight Q outputs to go low. Taking  $\overline{PRE}$  low causes the eight Q outputs to go high. When both  $\overline{PRE}$  and  $\overline{CLR}$  are taken low, the outputs follow the preset condition.

The buffered output-enable ( $\overline{OE1}$ ,  $\overline{OE2}$ , and  $\overline{OE3}$ ) inputs can be used to place the eight outputs in either a normal logic state (high or low levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.

The output enables do not affect the internal operation of the latches. Previously stored data can be retained or new data can be entered while the outputs are in the high-impedance state.

The -1 version of the SN74ALS845 is identical to the standard version, except that the recommended maximum  $I_{OL}$  for the -1 version is increased to 48 mA.

The SN74ALS845 is characterized for operation from 0°C to 70°C.

| FUNCTION TABLE |        |     |     |     |    |   |                |  |  |  |
|----------------|--------|-----|-----|-----|----|---|----------------|--|--|--|
|                | INPUTS |     |     |     |    |   |                |  |  |  |
| PRE            | CLR    | OE1 | OE2 | OE3 | LE | D | Q              |  |  |  |
| L              | Х      | L   | L   | L   | Х  | Х | Н              |  |  |  |
| Н              | L      | L   | L   | L   | Х  | Х | L              |  |  |  |
| Н              | Н      | L   | L   | L   | Н  | L | L              |  |  |  |
| Н              | Н      | L   | L   | L   | Н  | Н | н              |  |  |  |
| Н              | Н      | L   | L   | L   | L  | L | Q <sub>0</sub> |  |  |  |
| Х              | Х      | Х   | Х   | Н   | Х  | Х | Z              |  |  |  |
| Х              | Х      | Х   | Н   | Х   | Х  | Х | Z              |  |  |  |
| Х              | Х      | Н   | Х   | Х   | Х  | Х | Z              |  |  |  |

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1995, Texas Instruments Incorporated

POST OFFICE BOX 655303 

DALLAS, TEXAS 75265
POST OFFICE BOX 1443 
HOUSTON, TEXAS 77251–1443

# SN74ALS845 8-BIT BUS-INTERFACE D-TYPE LATCH WITH 3-STATE OUTPUTS

SDAS233A - DECEMBER 1983 - REVISED JANUARY 1995

# logic symbol<sup>†</sup>

| OE1            | 1  | &     |          |    |                |
|----------------|----|-------|----------|----|----------------|
|                | 2  |       | EN       |    |                |
|                | 23 |       |          |    |                |
| PRE            | 14 | S2    | J        |    |                |
|                | 11 |       |          |    |                |
|                | 13 | R     |          |    |                |
| LE             |    | C1    |          |    |                |
| 1D             | 3  | -1D [ | > 2 ▽    | 22 | 1Q             |
| 2D             | 4  |       | <u> </u> | 21 | 2Q             |
| 3D             | 5  |       |          | 20 | 3Q             |
| 4D             | 6  |       |          | 19 | 4Q             |
| 5D             | 7  |       |          | 18 | 5Q             |
|                |    |       |          | 17 |                |
| 6D             | 8  |       |          | 17 | 6Q             |
| 6D<br>7D       | 9  |       |          | 16 | 6Q<br>7Q       |
| 6D<br>7D<br>8D |    |       |          |    | 6Q<br>7Q<br>8Q |

<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

## logic diagram (positive logic)



**To Seven Other Channels** 



### **SN74ALS845** 8-BIT BUS-INTERFACE D-TYPE LATCH WITH 3-STATE OUTPL SDAS233A - DECEMBER 1983 - REVISED JANUARY 1995

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub>                      |               |
|------------------------------------------------------|---------------|
| Input voltage, V <sub>I</sub>                        | 7 V           |
| Voltage applied to a disabled 3-state output         | 5.5 V         |
| Operating free-air temperature range, T <sub>A</sub> |               |
| Storage temperature range                            | 65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### recommended operating conditions

|                 |                                         |                | MIN | NOM | MAX  | UNIT |  |
|-----------------|-----------------------------------------|----------------|-----|-----|------|------|--|
| VCC             | Supply voltage                          |                |     |     | 5.5  | V    |  |
| $V_{\text{IH}}$ | High-level input voltage                |                | 2   |     |      | V    |  |
| $\vee_{IL}$     | Low-level input voltage                 |                |     |     | 0.8  | V    |  |
| IОН             | High-level output current               |                |     |     | -2.6 | mA   |  |
| 1               |                                         |                |     |     | 24   |      |  |
| IOL             | Low-level output current                |                |     |     | 48‡  | mA   |  |
|                 | Dedage demotions                        | CLR or PRE low | 35  |     |      |      |  |
| tw              | Pulse duration                          | LE high        | 20  |     |      | ns   |  |
| t <sub>su</sub> | Setup time, data before LE $\downarrow$ |                |     |     |      | ns   |  |
| t <sub>h</sub>  | Hold time, data after LE $\downarrow$   |                |     |     |      | ns   |  |
| Тд              | Operating free-air temperature          |                |     |     | 70   | °C   |  |

 $\ddagger$  Applies only to the -1 version and only if V<sub>CC</sub> is between 4.75 V and 5.25 V

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        | TEST COND                  | ITIONS                              | MIN                | TYP§ | MAX  | UNIT |
|------------------|----------------------------|-------------------------------------|--------------------|------|------|------|
| VIK              | $V_{CC} = 4.5 V,$          | l <sub>l</sub> = – 18 mA            |                    |      | -1.2 | V    |
| .,               | $V_{CC} = 4.5 V$ to 5.5 V, | $I_{OH} = -0.4 \text{ mA}$          | V <sub>CC</sub> -2 |      |      |      |
| VOH              | V <sub>CC</sub> = 4.5 V,   | I <sub>OH</sub> = -2.6 mA           | 2.4                | 3.2  |      | V    |
|                  |                            | I <sub>OL</sub> = 12 mA             |                    | 0.25 | 0.4  |      |
| V <sub>OL</sub>  | $V_{CC} = 4.5 V$           | I <sub>OL</sub> = 24 mA             |                    | 0.35 | 0.5  | V    |
|                  |                            | $I_{OL} = 48 \text{ mA}^{\ddagger}$ |                    | 0.35 | 0.5  |      |
| IOZH             | V <sub>CC</sub> = 5.5 V,   | V <sub>O</sub> = 2.7 V              |                    |      | 20   | μΑ   |
| IOZL             | V <sub>CC</sub> = 5.5 V,   | $V_{O} = 0.4 V$                     |                    |      | -20  | μΑ   |
| lı               | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 7 V                |                    |      | 0.1  | mA   |
| IIH              | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 2.7 V              |                    |      | 20   | μΑ   |
| Ι <sub>ΙL</sub>  | V <sub>CC</sub> = 5.5 V,   | V <sub>I</sub> = 0.4 V              |                    |      | -0.1 | mA   |
| ۱ <sub>0</sub> ۹ | V <sub>CC</sub> = 5.5 V,   | V <sub>O</sub> = 2.25 V             | -30                |      | -112 | mA   |
|                  |                            | Outputs high                        |                    | 21   | 36   |      |
| ICC              | V <sub>CC</sub> = 5.5 V    | Outputs low                         |                    | 41   | 67   | mA   |
|                  |                            | Outputs disabled                    |                    | 25   | 42   |      |

 $\ddagger$  Applies only to the -1 version and only if V<sub>CC</sub> is between 4.75 V and 5.25 V

§ All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS.

# **SN74ALS845** 8-BIT BUS-INTERFACE D-TYPE LATCH WITH 3-STATE OUTPUTS SDAS233A – DECEMBER 1983 – REVISED JANUARY 1995

## switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4.5<br>C <sub>L</sub> = 50 pF<br>R1 = 500 Ω<br>R2 = 500 Ω<br>T <sub>A</sub> = MIN to | UNIT |    |
|------------------|-----------------|----------------|--------------------------------------------------------------------------------------------------------|------|----|
|                  |                 |                | MIN                                                                                                    | MAX  |    |
| <sup>t</sup> PLH | 6               |                | 2                                                                                                      | 13   | ns |
| <sup>t</sup> PHL | D               | Q              | 4                                                                                                      | 18   |    |
| <sup>t</sup> PLH |                 |                | 5                                                                                                      | 21   |    |
| <sup>t</sup> PHL | LE              | Q              | 8                                                                                                      | 26   | ns |
| <sup>t</sup> PLH | PRE             |                | 6                                                                                                      | 22   |    |
| <sup>t</sup> PHL | CLR             | Q              | 6                                                                                                      | 24   | ns |
| <sup>t</sup> PZH | OE              |                | 3                                                                                                      | 16   |    |
| <sup>t</sup> PZL | OE              | Q              | 5                                                                                                      | 18   | ns |
| <sup>t</sup> PHZ | ŌĒ              | 0              | 1                                                                                                      | 11   |    |
| <sup>t</sup> PLZ | 0E              | Q              | 2                                                                                                      | 12   | ns |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



## SN74ALS845 8-BIT BUS-INTERFACE D-TYPE LATCH WITH 3-STATE OUTPUTS

SDAS233A - DECEMBER 1983 - REVISED JANUARY 1995

### PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES



NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
- D. All input pulses have the following characteristics: PRR  $\leq$  1 MHz,  $t_{f}$  =  $t_{f}$  = 2 ns, duty cycle = 50%.
- E. The outputs are measured one at a time with one transition per measurement.

### Figure 1. Load Circuits and Voltage Waveforms





www.ti.com

## PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|-------------------------|----------------------|------------------------------|-----------------------------|
| SN74ALS845-1NT   | OBSOLETE              | PDIP         | NT                 | 24   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SN74ALS845DW     | OBSOLETE              | SOIC         | DW                 | 24   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SN74ALS845NT     | OBSOLETE              | PDIP         | NT                 | 24   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |
| SN74ALS845NT3    | OBSOLETE              | PDIP         | NT                 | 24   |             | TBD                     | Call TI              | Call TI                      | Samples Not Available       |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

NT (R-PDIP-T\*\*) 24 pins shown

PLASTIC DUAL-IN-LINE PACKAGE



All integrations are in minimeters. Dimensioning and toil
 B. This drawing is subject to change without notice.

The 28 pin end lead shoulder width is a vendor option, either half or full width.



DW (R-PDSO-G24)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AD.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                     |                                   |
|-----------------------------|------------------------|----------------------------------|-----------------------------------|
| Audio                       | www.ti.com/audio       | Communications and Telecom       | www.ti.com/communications         |
| Amplifiers                  | amplifier.ti.com       | Computers and Peripherals        | www.ti.com/computers              |
| Data Converters             | dataconverter.ti.com   | Consumer Electronics             | www.ti.com/consumer-apps          |
| DLP® Products               | www.dlp.com            | Energy and Lighting              | www.ti.com/energy                 |
| DSP                         | dsp.ti.com             | Industrial                       | www.ti.com/industrial             |
| Clocks and Timers           | www.ti.com/clocks      | Medical                          | www.ti.com/medical                |
| Interface                   | interface.ti.com       | Security                         | www.ti.com/security               |
| Logic                       | logic.ti.com           | Space, Avionics and Defense      | www.ti.com/space-avionics-defense |
| Power Mgmt                  | power.ti.com           | Transportation and<br>Automotive | www.ti.com/automotive             |
| Microcontrollers            | microcontroller.ti.com | Video and Imaging                | www.ti.com/video                  |
| RFID                        | www.ti-rfid.com        | Wireless                         | www.ti.com/wireless-apps          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        |                                  |                                   |

**TI E2E Community Home Page** 

e2e.ti.com

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated