| FUNCTION TABLE |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| INPUTS |  |  | OUTPUTS |  |
| COUNT PULSE (CLOCK) | CLEAR | LATCH STROBE | ON ${ }^{+}$ | $\bar{\square}_{\text {D }}$ |
| $\times$ | $L$ | L | 0 | H |
| 1 | H | L | 1 | H |
| 2 | H | L | 2 | H |
| 3 | H | L | 3 | H |
| 4 | H | L | 4 | H |
| 5 | H | L | 5 | H |
| 6 | H | L | 6 | H |
| 7 | H | L | 7 | H |
| 8 | H | L | 8 | L |
| 9 | H | L | 9 | L |
| 10 | H | L | 0 | H |
| 11 | H | H | 0 | H |

${ }^{\dagger}$ All other outputs are off.
$H=$ high level, $L=$ low level, $X=$ irrelevant

## description

The SN74142 contains a divide-by-ten (BCD) counter, a four-bit latch, and a decoder/Nixie聿 tube driver on a monolithic chip and is packaged in popular 16 -pin packages. This single MSI function can replace the equivalent of three separately packaged MSt circuits to reduce printed-circuit board area and the number of system interconnections, resulting in reduced costs and improved reliability.

Four master-slave flip-flops are fully decoded to provide a divide-by-ten counter. A direct clear input will, when taken low, reset and hold the counter at zero (all O outputs low, $\overline{\mathrm{O}}_{\mathrm{D}}$ output high). While the clear input is inactive (high), each positive-going transition of the clock will increment the counter. The $\bar{Q}_{D}$ output is made available externally for cascading to $n$-bit counters.

The $Q$ outputs of the counter are routed to the data inputs of the four-bit latch. While the latch strobe input is low, the internal latch outputs will follow the respective Q outputs of the counter. When the latch strobe input is taken high, the latch stores the data which has been setup by the counter outputs prior to the low-to high level transition of the latch strobe input. The $\bar{Q}_{D}$ output from the counter is not stored by the latch since it is intended for clocking the next counter stage. This means that the system counter can continuously acquire new data. Since all outputs of the latch and Q outputs of the counter drive low-capacitance on-chip loads, the circuitry is considerably simplified with respect to the number of components required. This results in a highly efficient function which typically reduces power requirements $15 \%$ when compared to systems using the three separate packages.

The SN74142 counter/tatch/driver features fully buffered inputs to reduce drive requirements to one normalized Series 74 load per input, and diode-clamping of all inputs to minimize transmission line effects. The counter will accept input clock frequencies up to 20 MHz and is entirely compatible for use with all popular TTL and DTL logic circuits. The high-performance n-p-n driver outputs are identical to the SN74141 and have a maximum off-state reverse current of 50 microamperes at 55 volts.
${ }^{\ddagger}$ Nixic is a registered trademark of the Burroughs Corporation.

## TEXAS

 INSTRUMENTSPOST OFFICE $80 \times 225012$ - DALLAS, TEXAS 75265

## TYPES SN74142

## BCD COUNTER/4-BIT LATCH/BCD DECODER/DRIVER

absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage, $\mathrm{V}_{\mathrm{CC}}$ (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
Input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5.5 V

Off-state current into outputs $\mathbf{0}$ thru 9 . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 mA
Operating free-air temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
NOTE 1: All voltage values are with respect to the network ground terminal.
recommended operating conditions

|  |  | MIN | NOM | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage, VCC |  | 4.75 | 5 | 5.25 | $\checkmark$ |
| High-level output current from $\mathrm{Q}_{\mathrm{D}}, \mathrm{I}_{\mathrm{OH}}$ |  |  |  | -400 | $\mu \mathrm{A}$ |
| Low-level output current from $\mathrm{O}_{\mathrm{D}} \mathrm{I}^{\prime} \mathrm{OL}$ |  |  |  | 8 | mA |
| Input clock frequency, f.clock |  | 0 |  | 20 | MHz |
| Clock pulse width, ${ }_{\text {w }}$ (clock) (see Figure 1) | High logic level | 15 |  |  | ns |
|  | Low logic level | 35 |  |  |  |
| Clear pulse width, ${ }_{\text {w }}$ (clear) (see Figure 1) |  | 25 |  |  | ns |
| Strobe pulse width, ${ }_{\text {wistrobel }}$ (see Figure 1) |  | 20 |  |  | ns |
| Clear inactive-state setup time, $\mathrm{t}_{\text {su }}$ (see Figure 1) |  | 25 |  |  | ns |
| Strobe time, $\mathrm{I}_{\text {strobe }}$ (see Figure 1) |  | 45 |  | ${ }^{\text {tw }}$ (clock) $+10$ | ns |
| Operating free-air temperature, $\mathrm{T}_{\text {A }}$ |  | 0 |  | 70 | ${ }^{\circ} \mathrm{C}$ |

electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|  | PARAMETER | TEST CONDItIONS ${ }^{+}$ | MIN | TYP $\ddagger$ | Max | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{1+}$ | High-level input voltage |  | 2 |  |  | $V$ |
| $V_{\text {IL }}$ | Low-level input voltage |  |  |  | 0.8 | V |
| $V_{\text {IK }}$ | Input clamp vol tage |  |  |  | -1.5 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | High-lievel $\overline{\bar{D}}_{\text {D }}$ output voltage | $\mathrm{V}_{\text {CC }}=$ MIN,, $1 \mathrm{IOH}=-400 \mu \mathrm{~A}$ | 2.4 | 3.4 |  | V |
| Vol | Low-level $\bar{O}_{\text {D }}$ output voltage | $V_{\mathrm{CCC}}=\mathrm{MIN}, 1 \mathrm{OL}=8 \mathrm{~mA}$ |  | 0.2 | 0.4 | V |
| $\mathrm{V}_{\text {Olon }}$ | On-state voltage, outputs a thru 9 | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}^{1}=7 \mathrm{~mA}$ |  |  | 2.5 | V |
| $V_{\text {Oloff }}$ | Off-state voftage, outputs 0 thru 9 | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \quad 10=0.5 \mathrm{~mA}$ | 60 |  |  | V |
| Ioloff) | Off-state current, outputs 0 thru 9 | $\mathrm{V}_{\text {CC }}=\mathrm{MAX}, \mathrm{V}_{\mathrm{O}}=55 \mathrm{~V}$ |  |  | 50 | $\mu \mathrm{A}$ |
| 1 | Input current at maximum input voltage | $\mathrm{V}_{\text {cc }}=$ MAX, $\mathrm{V}_{1}=5.5 \mathrm{~V}$ |  |  | 1 | mA |
| ${ }_{1}{ }_{\text {I }}$ | High-level input current | $V_{C C}=M A X, V_{1}=2.4 \mathrm{~V}$ |  |  | 40 | $\mu \mathrm{A}$ |
| IIL | Low-level input current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}, \mathrm{V}_{1}=0.4 \mathrm{~V}$ |  |  | -1.6 | mA |
| Ios | Short-circuit $\bar{O}_{D}$ output current | $V_{C C}=$ MAX | -18 |  | -55 | mA |
| ICC | Supply current | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}$, All outputs open |  | 68 | 102 | mA |

${ }^{\dagger}$ For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.
$\ddagger_{\text {All typical values are at }} \mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$.
switching characteristics, VCC $=5 \mathrm{~V}, \mathrm{TA}_{\mathrm{A}}=25^{\circ} \mathrm{C}$


## schematics of inputs and outputs



PARAMETER MEASUREMENT INFORMATION


NOTES: A. This typical abbreviated sequence illustrates clearing from count 8 or 9 and counting through ten chock pulses. Clock pulses 3 through 7 and 9 are omitted for brevity
B. Strobe input can go low at any time; however, the positive transition to store data from any given clock transition ( $A_{A}$ ) must occur a minimum of 45 ns after $\mathrm{t}_{\mathrm{A}}$ and prior to 10 ns after the next positive-going clock transition ( $\mathrm{t}_{\mathrm{B}}+10 \mathrm{~ns}$ ).
C. Input pulses are supplied by generators having the following characteristics: $\mathrm{t}_{\mathrm{r}} \leqslant 7 \mathrm{~ns}, \mathrm{t}_{\mathrm{f}} \leqslant 7 \mathrm{~ns}, \mathrm{PRR}=1 \mathrm{MHz}$, and $\mathrm{Z}_{\text {out }} \approx 50 \Omega$.
D. $C_{L}$ includes probe and iig capacitance
E. All diodes are 1 N 3064 or equivalent.
figure 1

