INTEGRATED CIRCUITS



Product specification File under Integrated Circuits, IC02 January 1987



### GENERAL DESCRIPTION

The SAA5250 is a CMOS Interface for Data Acquisition and Control (CIDAC) designed for use in conjunction with the Video Input Processor (SAA5230) in a multi-standard teletext decoder. The device retrieves data from a user selected channel (channel demultiplexer), as well as providing control signals and consecutive addressing space necessary to drive a 2 K bytes buffer memory.

The system operates in accordance with the following transmission standards:

- French Didon Antiope specification D2 A4-2 (DIDON)
- North American Broadcast Teletext specification (NABTS)
- U.K. teletext (CEEFAX)

#### Features

- 7,5 MHz maximum conversion rate
- Three prefixes; DIDON, NABTS and U.K. teletext (CEEFAX)
- Mode without prefix
- Internal calculation of the validation (VAL) and colour burst blanking (CBB) signals, if programmed
- Programmable framing code and channel numbers
- Error parity calculation or not (odd parity)
- · Hamming processing of the prefix byte
- Full channel or VBI reception
- Slow/fast mode (detection of page flags or not)
- Maximum/default format up to 63 bytes
- Addressing space of 2 K bytes of the static memory
- Multiplexed address/data information is compatible with Motorola or Intel microcontrollers
- CIDAC is 'MOTEL' compatible

### PACKAGE OUTLINES

SAA5250P: 40-lead DIL; plastic (SOT129); SOT129-1; 1996 December 02. SAA5250T: 40-lead mini-pack; plastic (VSO40); SOT158-1; 1996 December 02.

### Product specification

## Interface for data acquisition and control (for multi-standard teletext systems)



SAA5250



### **PINNING FUNCTION**

| MNEMONIC            | PIN NO.           | FUNCTION                                                                                                                           |
|---------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------|
| A10 and<br>A0 to A9 | 1 and<br>30 to 39 | Memory address outputs used by CIDAC to address a 2 K byte buffer memory                                                           |
| VAL OUT             | 2                 | Validation output signal used to control the location of the window for the framing code.                                          |
| VAL IN/SYNC         | 3                 | Validation input signal (line signal) used to give or calculate a window for the framing code detection                            |
| СВВ                 | 4                 | Colour burst blanking output signal used by the SAA5230 as a data slicer reset pulse                                               |
| DCK                 | 5                 | Data clock input, in synchronization with the serial data signal                                                                   |
| SD                  | 6                 | Serial data input, arriving from the demodulator                                                                                   |
| MS                  | 7                 | Chip enable output signal for buffer memory selection                                                                              |
| WE                  | 8                 | Write command output for the buffer memory                                                                                         |
| DB7 to DB0          | 9 to 16           | 8-bit three state input/output data/address bus used to transfer commands, data and status between the CIDAC registers and the CPU |
| ALE                 | 17                | Demultiplexing input signal for the CPU data bus                                                                                   |
| CE                  | 18                | Chip enable input for the SAA5250                                                                                                  |
| WR                  | 19                | Write command input (when LOW)                                                                                                     |
| V <sub>SS</sub>     | 20                | ground                                                                                                                             |
| RD                  | 21                | Read command input (when LOW)                                                                                                      |
| D0 to D7            | 22 to 29          | 8-bit three state input/output data bus used to transfer data between CIDAC and the buffer memory                                  |
| V <sub>DD</sub>     | 40                | +5 V power supply                                                                                                                  |

SAA5250

### FUNCTIONAL DESCRIPTION

#### **Microcontroller interface**

The microcontroller interface communicates with the CPU via the handshake signals DB7 – DB0, ALE, CS, RD, WR. The microcontroller interface produces control commands as well as programming the registers to write their contents or read incoming status/data information from the buffer memory. The details of the codes used to address the registers are given in Table 2.

The CIDAC is 'MOTEL' compatible (MOTEL compatible means it is compatible with standard **Mo**torola or In**tel** microcontrollers). It automatically recognizes the microcontroller type (such as the 6801 or 8501) by using the ALE signal to latch the state of the  $\overline{\text{RD}}$  input. No external logic is required.

#### Table 1Recognition signals

| CIDAC | 8049/8051<br>TIMING 1 | 6801/6805<br>TIMING 2 |
|-------|-----------------------|-----------------------|
| ALE   | ALE                   | AS                    |
| RD    | RD                    | DS, Ε, Φ 2            |
| WR    | WR                    | R/W                   |

### Table 2 CIDAC register addressing

| CODES |   |    |     |     |     |                                                    |
|-------|---|----|-----|-----|-----|----------------------------------------------------|
| R     | W | CS | DB2 | DB1 | DB0 | FUNCTION                                           |
| 1     | 0 | 0  | 0   | 0   | 0   | write register R0                                  |
| 1     | 0 | 0  | 0   | 0   | 1   | write register R1                                  |
| 1     | 0 | 0  | 0   | 1   | 0   | write register R2                                  |
| 1     | 0 | 0  | 0   | 1   | 1   | write register R3                                  |
| 1     | 0 | 0  | 1   | 0   | 0   | write register R4                                  |
| 1     | 0 | 0  | 1   | 0   | 1   | write register R5                                  |
| 1     | 0 | 0  | 1   | 1   | 0   | write command register R6 (initialization command) |
| 1     | 0 | 0  | 1   | 1   | 1   | write register R7                                  |
| 0     | 1 | 0  | 0   | 0   | 0   | read status                                        |
| 0     | 1 | 0  | 0   | 0   | 1   | read data register                                 |
| 0     | 1 | 0  | 0   | 1   | 0   | test (not used)                                    |
| 0     | 1 | 0  | 0   | 1   | 1   | test (not used)                                    |

#### **Register organization**

#### R0 register

Table 3 R0 Register contents

| R04<br>SLOW/FAST MODE | R03<br>PARITY         | R02 TO R00<br>USED PREFIXES |
|-----------------------|-----------------------|-----------------------------|
| 0 = slow mode         | 0 = no parity control | 000 = DIDON long            |
| 1 = fast mode         | 1 = odd parity        | 001 = DIDON medium          |
|                       |                       | 010 = DIDON short           |
|                       |                       | 011 = not used              |
|                       |                       | 100 = U.K. teletext         |
|                       |                       | 101 = NABTS                 |
|                       |                       | 110 = without prefix        |
|                       |                       | 111 = without prefix        |



All of the bytes (see Fig.3) are Hamming protected. The hatched bytes are always stored in the memory in order to be processed by the CPU (see section 'Prefix processing'). In the mode without prefix all of the bytes which follow the framing code are stored in the memory until the end of the data packet, the format is then determined by the contents of the R3 register.

If R03 = 0; no parity control is carried out and the 8-bits of the incoming data bytes are stored in the fifo memory.

If R03 = 1; the 8th bit of the bytes following the prefix (data bytes) represents the result of the odd parity control.

If R04 = 0; the device operates in the slow mode. The CIDAC retrieves data from the user selected magazine (see section 'R1 and R2') and without searching for a start to a page stores the data into the FIFO memory.

If R04 = 1; the device operates in the fast mode. Prior to writing into the FIFO memory, the CIDAC searches for a start to a page which is variable due to the different prefixes:

- DIDON (long, medium and short): using the redundant bytes, SOH RS, X RS and SOH X (where X is a bit affected by a parity error)
- NABTS, the least significant bit of the PS byte is set to 1
- U.K. teletext, ROW = 0

### R1 register

| R17<br>VAL IN/SYNC | R16 TO R14<br>FORMAT TABLE <sup>(1)</sup> | R13 TO R10<br>CHANNEL NUMBERS (FIRST DIGIT) |
|--------------------|-------------------------------------------|---------------------------------------------|
| 1 = VAL            | 000 = list 1                              | first digit hexadecimal value               |
| 0 = SYNC           | 001 = list 2                              |                                             |
|                    | 010 = list 3                              |                                             |
|                    | 011 = list 4                              |                                             |
|                    | 1XX = maximum/default value used (R3)     |                                             |

#### Note

1. X = don't care

If VAL IN/SYNC = 1; the line signal immediately produces a validation signal for the framing code detection.

If VAL OUT = 0; the line signal is used as a starting signal for an internally processed validation signal (see Fig.15). The framing code window width is fixed at 13 clock periods and the delay is determined by the contents of the R5 register (R56 to R50).

At any moment the user is able to ensure that the framing code window is correctly located. This is accomplished by the VAL OUT pin reflecting the internal validation signal. A CBB signal with programmable width (see section 'R7 register') can also be generated, this is used as a data slicer reset pulse by the SAA5230. The line signal is used as the starting point of the internal CBB signal width fixed by the contents of the R7 register.

If R16 = 0; then bits R15 and R14 provide the format table number using DIDON long and short prefixes (see Table 6).

If R16 = 1; then the format is determined by the contents of the R3 register.

The bits R13 to R10 represent the first channel number to be checked in the prefix. In U.K. teletext mode only 3 bits are required, so R13 = X.

### Table 5 Format table

| FORMAT BYTE<br>B8, B6, B4 AND B2 <sup>(1)</sup> | LIST 1 | LIST 2 | LIST 3 | LIST 4 |  |
|-------------------------------------------------|--------|--------|--------|--------|--|
| 0000                                            | 0      | 0      | 0      | 0      |  |
| 0001                                            | 1      | 1      | 1      | 1      |  |
| 0010                                            | 2      | 2      | 2      | 2      |  |
| 0011                                            | 3      | 3      | 3      | 3      |  |
| 0100                                            | 4      | 5      | 6      | 7      |  |
| 0101                                            | 8      | 9      | 10     | 11     |  |
| 0110                                            | 12     | 13     | 14     | 15     |  |
| 0111                                            | 16     | 17     | 18     | 19     |  |
| 1000                                            | 20     | 21     | 22     | 23     |  |
| 1001                                            | 24     | 25     | 26     | 27     |  |
| 1010                                            | 28     | 29     | 30     | 31     |  |
| 1011                                            | 32     | 33     | 34     | 35     |  |
| 1100                                            | 36     | 37     | 38     | 39     |  |
| 1101                                            | 40     | 41     | 42     | 43     |  |
| 1110                                            | 44     | 45     | 46     | 47     |  |
| 1111                                            | 48     | 49     | 50     | 51     |  |

#### Note

1. B8 = MSB and B2 = LSB.

### R2 register

Table 6 R2 Register contents

| R27 TO R24                       | R23 TO R20                       |
|----------------------------------|----------------------------------|
| channel number, third digit      | channel number, second digit     |
| (hexadecimal value, third digit) | (hexadecimal value, second digit |

### Note

1. R27 and R23 = MSB and R24 and R20 = LSB

The R2 register provides the other two parts of the channel number (depending on the prefix) that require checking.

### R3 register

**Table 7**R3 register contents

| R35 TO R30<br>6-BIT FORMAT MAXIMUM/DEFAULT VALUE |
|--------------------------------------------------|
| 000000 = 0                                       |
| 000001 = 1                                       |
| _                                                |
| -                                                |
| _                                                |
| 111111 = 63                                      |

This 6-bit byte gives:

- In the DIDON long and short mode, a maximum format in case of corrupted transmission (multiple errors on the Hamming corrector)
- A possible 63-bit format for all types of prefix

### R4 register

### Table 8 R4 register contents

| R47 TO R40                                                                                                          |
|---------------------------------------------------------------------------------------------------------------------|
| 8-bit register used for storing the framing code value which will be compared with the third byte of each data line |

#### R5 register

Table 9R5 register contents

| R57<br>NEGATIVE/POSITIVE          | R56 TO R50<br>SYNCHRONIZATION DELAY                             |
|-----------------------------------|-----------------------------------------------------------------|
| 0 = negative edge for sync signal | 7-bit sync delay, giving a maximum                              |
| 1 = positive edge for sync signal | delay of (2 <sup>7</sup> – 1) $	imes$ 10 <sup>6</sup> µs/F (Hz) |

#### Note

1. F = data clock acquisition frequency (DCK).

Using R57 it is possible to start the internal synchronization delay (t<sub>DVAL</sub>) on the positive or negative edge.

#### R6 write command register

This is a fictitious register. Only the address code (see Table 2) is required to reset the CIDAC. See Table 11 for the status of the FIFO memory on receipt of this command.

### R7 register

### Table 10R7 register contents

| R75 TO R70                                                                                                        |
|-------------------------------------------------------------------------------------------------------------------|
| 6-bit register used to give a maximum colour burst blanking signal of: $(2^6 - 1) \times 10^6 \mu\text{s/F}$ (Hz) |
|                                                                                                                   |

#### Note

1. F = data clock acquisition frequency.

SAA5250

#### Fifo status register (read R0 register)

 Table 11
 Fifo register contents

| DB2 TO DB0   |                                  |                 |
|--------------|----------------------------------|-----------------|
| DB2 = 1      | DB1 = 1, data not present in the | DB0 = 0         |
| memory empty | read data register               | memory not full |

Once the relevant prefix and the right working modes have been given by the corresponding registers, a write command to the R6 register enables the CIDAC to accept and process serial data.

#### **Channel comparator**

This is a four bit comparator which compares the three user hexadecimal defined values in R1 and R2 to corresponding bytes of the prefix coming from the Hamming corrector. If the three bytes match, the internal process of the prefix continues. If they do not match the CIDAC returns to a wait state until the next broadcast data package is received.

#### **FIFO** memory controller

The FIFO memory contains all the necessary functions required for the control of the 11-bit address memory (2 K byte). The functions contained in the FIFO memory are as follows:

- write address register (11-bits)
- read address register (11-bits)
- memory pointer (11-bits)
- address multiplexer (11-bits)
- write data register (8-bits)
- read data register (8-bits)
- data multiplexer
- control logic

The FIFO memory provides the memory interface with the following:

- 11-bit address bus (A10 to A0)
- 8-bit data bus (D7 to D0)
- two control signals, memory select (MS) and write enable (WE)

SAA5250

### Operation

The CIDAC uses the same clock signal for data acquisition and internal processing, this allows the CIDAC to have a write and a read cycle during each character period (see Fig.13). The first half of the character period is a write cycle and the second half is a read cycle. Consequently, for an 8 MHz bit rate the maximum memory cycle time is 500 ns.

When the first data byte is written into the FIFO memory, thus transferred into the read register, the FIFO memory enters the status shown in Table 12.

#### Table 12 FIFO status

| DB2 TO DB0   |                |                 |
|--------------|----------------|-----------------|
| DB2 = 1      | DB1 = 0        | DB0 = 0         |
| memory empty | data available | memory not full |

When the FIFO memory is full two events occur:

- the write address register points to the next address after the last written address
- · when new data is to be written, the memory select signal output ceases

#### Memory interface

The memory interface contains all the buffers for the memory signals mentioned in the section 'FIFO memory controller'.

#### Page detection

This part of the CIDAC contains a parallel register with logic which detects (only in fast mode) a start of a page or data group (see section 'R0 register').

#### Hamming correction (see Tables 13 and 14)

The Hamming correction provides (see section 'Prefix processing'):

- hexadecimal value of the Hamming code
- accept/reject code signal
- parity information

### Table 13 Hamming correction (coding)

| HEXADECIMAL | B8 | B7 | B6 | В5 | B4 | В3 | B2 | B1 |
|-------------|----|----|----|----|----|----|----|----|
| NOTATION    |    |    |    |    |    |    |    |    |
| 0           | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 1  |
| 1           | 0  | 0  | 0  | 0  | 0  | 0  | 1  | 0  |
| 2           | 0  | 1  | 0  | 0  | 1  | 0  | 0  | 1  |
| 3           | 0  | 1  | 0  | 1  | 1  | 1  | 1  | 0  |
| 4           | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 0  |
| 5           | 0  | 1  | 1  | 1  | 0  | 0  | 1  | 1  |
| 6           | 0  | 0  | 1  | 1  | 1  | 0  | 0  | 0  |
| 7           | 0  | 0  | 1  | 0  | 1  | 1  | 1  | 1  |
| 8           | 1  | 1  | 0  | 1  | 0  | 0  | 0  | 0  |
| 9           | 1  | 1  | 0  | 0  | 0  | 1  | 1  | 1  |
| A           | 1  | 0  | 0  | 0  | 1  | 1  | 0  | 0  |
| В           | 1  | 0  | 0  | 1  | 1  | 0  | 1  | 1  |
| С           | 1  | 0  | 1  | 0  | 0  | 0  | 0  | 1  |
| D           | 1  | 0  | 1  | 1  | 0  | 1  | 1  | 0  |
| E           | 1  | 1  | 1  | 1  | 1  | 1  | 0  | 1  |
| F           | 1  | 1  | 1  | 0  | 1  | 0  | 1  | 0  |

Note

1. B7 = B8 ⊕ B6 ⊕ <u>B4</u>

 $\mathsf{B5}=\mathsf{B6}\oplus\mathsf{B4}\oplus\overline{\mathsf{B2}}$ 

 $\mathsf{B3}=\underline{\mathsf{B4}}\oplus\overline{\mathsf{B2}}\oplus\mathsf{B8}$ 

 $\mathsf{B1} = \overline{\mathsf{B2}} \oplus \mathsf{B8} \oplus \mathsf{B6}$ 

 $\oplus$  = exclusive OR gate function

B8, B6, B4 and B2 = data bits

B7, B5, B3 and B1 = redundancy bits

### SAA5250

#### Table 14 Hamming correction (decoding)

| Α         | В | С | D               | INTERPRETATION | INFORMATION |
|-----------|---|---|-----------------|----------------|-------------|
| 1         | 1 | 1 | 1               | no error       | accepted    |
| 0         | 0 | 1 | 0               | error on B8    | corrected   |
| 1         | 1 | 1 | 0               | error on B7    | accepted    |
| 0         | 1 | 0 | 0               | error on B6    | corrected   |
| 1         | 1 | 0 | 0               | error on B5    | accepted    |
| 1         | 0 | 0 | 0               | error on B4    | corrected   |
| 1         | 0 | 1 | 0               | error on B3    | accepted    |
| 0         | 0 | 0 | 0               | error on B2    | corrected   |
| 0         | 1 | 1 | 0               | error on B1    | accepted    |
| A.B.C = 0 |   | 1 | multiple errors | rejected       |             |

#### Note

1.  $A = B8 \oplus B6 \oplus B2 \oplus B1$ 

 $\mathsf{B}=\mathsf{B8}\oplus\mathsf{B4}\oplus\mathsf{B3}\oplus\mathsf{B2}$ 

 $\mathsf{C}=\mathsf{B6}\oplus\mathsf{B5}\oplus\mathsf{B4}\oplus\mathsf{B2}$ 

 $\mathsf{D}=\mathsf{B8}\oplus\mathsf{B7}\oplus\mathsf{B6}\oplus\mathsf{B5}\oplus\mathsf{B4}\oplus\mathsf{B3}\oplus\mathsf{B2}\oplus\mathsf{B1}$ 

 $\oplus$  = exclusive OR gate function

### Format processing

The format processing consist of two parts:

### part 1

A format transcoder produces a 6-bit code (up to 63) and uses the following as inputs:

• DIDON long and short prefixes;

hamming corrected code (4-bits)

accept/reject code condition

table number (see section 'R1 register', bits R15 and R14)

- Other prefixes (R16 = 1)
- 6-bit maximum/default format (see section 'R3 register')

### part 2

A format counter operating at the character clock frequency which receives the 6-bit code from the format transcoder and is used to check the data packet length following the prefix.

### Serial/parallel converter

The serial/parallel converter consists of three parts:

- An 8-bit shift register which receives the SD input and operates at the bit frequency (DCK).
- An 8-bit parallel register used for storage.
- A framing code detection circuit. This logic circuit compares the 8-bits of the R4 register with that of the serial register. If seven bits out of eight match (in coincidence with a validation window), it produces a start signal for a new teletext data line to the sequence controller.

SAA5250

### **Clock generation**

The clock generator does the following:

- acts as a buffer for the DCK clock
- generates the character clock

As soon as a framing code has been detected, a divide by 8 counter is initialized and the character clock is started. The clock drives the following:

- sequence controller
- parallel registers
- format counter

### Processing of VAL and CBB signals

The circuit has one input (VAL IN/SYNC) and two outputs (VAL OUT and CBB). The circuit consists of:

- 7-bit counter operating at DCK frequency which produces the framing code validation pulse delay
- 7-bit comparator which compares the contents of the R5 register (bits R56 to R50) to the bit counter
- a 6-bit counter operating at DCK frequency which produces the CBB pulse width
- 6-bit comparator which compares the contents of the R7 register (bits R75 to R70) to the bit counter
- control logic required to provide the start condition for the VAL signal and the CBB pulse width (on the negative or positive edge of the sync signal)

The CBB signal useful occurs when the associated video processor:

- · has no sandcastle pulse to send back to the demodulator
- carries out the synchronization of the time base clock. In this event the CBB acts as a data slicer reset pulse

The VAL OUT is a control signal which reflects the internal framing code window.

#### Prefix processing (see Table 21)

Figs 4 to 9 show the acquisition flow charts for each prefix type coded in the R0 register (bits R02 to R00).

As soon as an initialization command is received by the CIDAC, a write command to the R6 register (only the address is significant), is ready to receive data from a dedicated channel number and store the data in the FIFO memory (explained in the following paragraphs, each paragraph being dedicated to an individual type of prefix).

### DIDON long (see Fig.4)

In this mode, the continuity index, format and data bytes are written into the FIFO memory. (In fast mode, information can be written into the FIFO memory only after a page detection.)

### SAA5250

Table 15 Continuity index processing result

| D7  | D6 | D5 | D4 | D3  | D2  | D1  | D0  |
|-----|----|----|----|-----|-----|-----|-----|
| A/R | Х  | Х  | Х  | CI3 | CI2 | CI1 | CI0 |

 Table 16
 Format processing result

| D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|----|----|----|----|----|----|----|
| A/R | Х  | F5 | F4 | F3 | F2 | F1 | F0 |

#### Note

- 1. A/R = 0, if rejected
- 2. A/R = 1, if accepted
- 3. X = don't care

#### **DIDON mediun** (see Fig.5)

Only data bytes are written into the FIFO memory. (In fast mode, information can be written into the FIFO memory only after a page detection.)

#### **DIDON short** (see Fig.6)

In this mode, format and data bytes are written into the FIFO memory. (In fast mode, information can be written into the FIFIFO memory only after a page detection.)

**Table 17** Format processing result

| D7  | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|-----|----|----|----|----|----|----|----|
| A/R | Х  | F5 | F4 | F3 | F2 | F1 | F0 |

### NABTS (see Fig.7)

In this mode, the continuity index, packet structure and data bytes are written into the FIFO memory. (In fast mode, information can be written into the FIFO memory only after a page detection.)

Table 18 Continuity index processing result

| D7  | D6 | D5 | D4 | D3  | D2  | D1  | D0  |
|-----|----|----|----|-----|-----|-----|-----|
| A/R | Х  | Х  | Х  | CI3 | CI2 | CI1 | CI0 |

 Table 19
 Packet structure processing result

| D7  | D6 | D5 | D4 | D3  | D2  | D1  | D0  |
|-----|----|----|----|-----|-----|-----|-----|
| A/R | Х  | X  | X  | PS3 | PS2 | PS1 | PS0 |

### U.K. teletext (see Fig.8)

In this mode, the magazine and row address group (two bytes) and data bytes are written into the FIFO memory. (In fast mode, information can be written into the FIFO memory only after a flag detection.)

### SAA5250

Table 20 Magazine and row address group processing results

| D7  | D6 | D5 | D4  | D3  | D2  | D1  | D0  |
|-----|----|----|-----|-----|-----|-----|-----|
| A/R | Х  | Х  | RW4 | RW3 | RW2 | RW1 | RW0 |

### Without prefix

All the data following the framing code are stored in the FIFO memory.

 Table 21
 Prefix processing

| PREFIXES | CONSTRUCTION<br>OF PREFIXES | BYTES STORED IN FIFO<br>MEMORY DURING SLOW MODE                              | BYTES STORED IN FIFO<br>MEMORY DURING FAST MODE           |  |  |  |
|----------|-----------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------|--|--|--|
| DIDON    | A1, A2, A3,                 |                                                                              |                                                           |  |  |  |
| long     | CI, F and D                 | CI, F and D                                                                  | CI <sup>(1)</sup> , F <sup>(1)</sup> and D <sup>(1)</sup> |  |  |  |
| DIDON    |                             |                                                                              |                                                           |  |  |  |
| medium   | A1, A2 and D                | D                                                                            | D <sup>(1)</sup>                                          |  |  |  |
| DIDON    |                             |                                                                              |                                                           |  |  |  |
| short    | A1, F and D                 | F and D                                                                      | F <sup>(1)</sup> and D <sup>(1)</sup>                     |  |  |  |
| NABTS    | A1, A2, A3                  |                                                                              |                                                           |  |  |  |
|          | CI, PS and D                | CI, PS and D                                                                 | $CI^{(1)}$ , $PS^{(1)}$ and $D^{(1)}$                     |  |  |  |
| U.K.     |                             |                                                                              |                                                           |  |  |  |
| teletext | MRAG and D                  | MRAG and D                                                                   | MRAG <sup>(1)</sup> and D <sup>(1)</sup>                  |  |  |  |
| without  |                             | all bytes of the data packet following the framing code are written into the |                                                           |  |  |  |
| prefix   |                             | FIFO memory                                                                  |                                                           |  |  |  |

### Note

2. A1, A2, A3 are channel numbers

CI = continuity index

F = format

PS = packet structure

MRAG = magazine and row address group

<sup>1.</sup> after page/flag detection



SAA5250

SAA5250



SAA5250



### Product specification

SAA5250



### Product specification

SAA5250



SAA5250





### SAA5250

### RATINGS

Limiting values in accordance with the Absolute Maximum System (IEC 134)

| PARAMETER                           | CONDITIONS | SYMBOL           | MIN. | MAX.                 | UNIT |
|-------------------------------------|------------|------------------|------|----------------------|------|
| Supply voltage range                |            | V <sub>DD</sub>  | -0,3 | 6,5                  | V    |
| Input voltage range                 |            | VI               | -0,3 | V <sub>DD</sub> +0,3 | V    |
| Total power dissipation             |            | P <sub>tot</sub> | -    | 400                  | mW   |
| Operating ambient temperature range |            | T <sub>amb</sub> | 0    | 70                   | °C   |
| Storage temperature range           |            | T <sub>stg</sub> | -20  | +125                 | °C   |

### D.C. CHARACTERISTICS (except SD and DCK)

 $V_{DD}$  = 5 V±10%;  $V_{SS}$  = 0 V;  $T_{amb}$  = 0 to 70 °C, unless otherwise specified

| PARAMETER             | CONDITIONS                                                   | SYMBOL          | MIN.                 | TYP. | MAX.            | UNIT |
|-----------------------|--------------------------------------------------------------|-----------------|----------------------|------|-----------------|------|
| Supply voltage range  |                                                              | V <sub>DD</sub> | 4,5                  | 5,0  | 5,5             | V    |
| Input voltage HIGH    |                                                              | VIH             | 2                    | _    | V <sub>DD</sub> | V    |
| Input voltage LOW     |                                                              | V <sub>IL</sub> | _                    | _    | 0,8             | V    |
| Input leakage current |                                                              | li -            | _                    | _    | 1,0             | μA   |
| Output voltage HIGH   | I <sub>load</sub> = 1 mA                                     | V <sub>OH</sub> | V <sub>DD</sub> -0,4 | _    | _               | V    |
| Output voltage LOW    | I <sub>load</sub> = 4 mA,<br>at pins 9 to 16<br>and 22 to 29 | V <sub>OL</sub> | _                    | _    | 0,4             | V    |
|                       | I <sub>load</sub> = 1 mA all<br>other outputs                | V <sub>OL</sub> | -                    | -    | 0,4             | V    |
| Power dissipation     |                                                              | Р               | -                    | 5    | -               | mW   |
| Input capacitance     |                                                              | CI              | _                    | _    | 7,5             | pF   |

### SAA5250

### SD and DCK D.C. CHARACTERISTICS (see Fig.10)

 $V_{DD}$  = 5 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = 0 to 70 °C, unless otherwise specified

| PARAMETER                                   | CONDITIONS            | SYMBOL              | MIN. | TYP. | MAX. | UNIT |
|---------------------------------------------|-----------------------|---------------------|------|------|------|------|
| DCK                                         |                       |                     |      |      |      |      |
| Input voltage range<br>(peak-to-peak value) |                       | V <sub>I(p-p)</sub> | 2,0  | _    | _    | V    |
| Input current                               | $V_I = 0$ to $V_{DD}$ | li -                | 5    | -    | 200  | μA   |
| Input capacitance                           |                       | CI                  | -    | -    | 30   | pF   |
| External coupling capacitor                 |                       | C <sub>text</sub>   | 10   | -    | -    | nF   |
| SD                                          |                       |                     |      |      |      |      |
| D.C. input voltage range HIGH               | note 1                | VIH                 | 2,0  | _    | -    | V    |
| D.C. input voltage range LOW                | note 2                | VIL                 | _    | _    | 0,8  | V    |
| A.C. input voltage<br>(peak-to-peak value)  |                       | V <sub>I(p-p)</sub> | 2,0  | _    | _    | V    |
| Input leakage current                       | $V_I = 0$ to $V_{DD}$ | lı –                | _    | -    | 10   | μA   |
| Input capacitance                           |                       | CI                  | -    | -    | 30   | pF   |
| External coupling capacitor                 |                       | C <sub>ext</sub>    | 10   | _    | _    | nF   |

### A.C. CHARACTERISTICS

 $V_{DD} = 5 \text{ V} \pm 10\%$ ; Reference levels for all inputs and outputs,  $V_{IH} = 2 \text{ V}$ ;  $V_{IL} = 0.8 \text{ V}$ ;  $V_{OH} = 2.4 \text{ V}$ ;  $V_{OL} = 0.4 \text{ V}$ ;  $C_L = 50 \text{ pF}$  on DB7 to DB0;  $T_{amb} = 0$  to 70 = C, unless otherwise specified

| PARAMETER                                       | CONDITIONS     | SYMBOL            | MIN.               | TYP. | MAX.  | UNIT |
|-------------------------------------------------|----------------|-------------------|--------------------|------|-------|------|
| Microcontroller                                 |                |                   |                    |      |       |      |
| interface                                       | Figs 11 and 12 |                   |                    |      |       |      |
| Cycle time                                      |                | t <sub>CY</sub>   | 400                | -    | -     | ns   |
| Address pulse width                             |                | t <sub>LHLL</sub> | 50                 | -    | -     | ns   |
| RD HIGH or WR to ALE HIGH                       | Fig.11         | t <sub>AHRD</sub> | 0                  | -    | -     | ns   |
| DS LOW to AS HIGH                               | Fig.12         | t <sub>AHRD</sub> | 0                  | -    | -     | ns   |
| ALE LOW to RD<br>LOW or WR LOW                  | Fig.11         | t <sub>ALRD</sub> | 30                 | -    | _     | ns   |
| AS LOW to DS HIGH                               | Fig.12         | t <sub>ALRD</sub> | 30                 | -    | -     | ns   |
| Write pulse width                               |                | t <sub>WL</sub>   | 120                | -    | -     | ns   |
| Address and chip select set-up time             |                | t <sub>ASL</sub>  | 10                 | -    | _     | ns   |
| Address and chip select hold time               |                | t <sub>AHL</sub>  | 20                 | -    | _     | ns   |
| Read to data out period                         |                | t <sub>RD</sub>   | _                  | _    | 130   | ns   |
| Data hold after RD                              |                | t <sub>DR</sub>   | 10                 | -    | 100   | ns   |
| $R/\overline{W}$ to DS set-up time              | Fig.12         | t <sub>RWS</sub>  | 40                 | -    | -     | ns   |
| $R/\overline{W}$ to DS hold time                | Fig.12         | t <sub>RWH</sub>  | 10                 | -    | -     | ns   |
| Data set-up time                                | write cycle    | t <sub>DW</sub>   | 50                 | -    | -     | ns   |
| Data hold time                                  | write cycle    | t <sub>WD</sub>   | 10                 | -    | -     | ns   |
| Read pulse width                                | note 3         | t <sub>RL</sub>   | 150 or<br>DCK + 50 | _    | _     | ns   |
| Memory interface                                | Fig.13         |                   |                    |      |       |      |
| WE LOW to DCK falling edge                      | -              | t <sub>WEL</sub>  | 10                 | _    | 80    | ns   |
| $\overline{\text{WE}}$ HIGH to DCK falling edge |                | t <sub>WEH</sub>  | 10                 | _    | 80    | ns   |
| MS LOW to DCK rising edge                       |                | t <sub>MSL</sub>  | 10                 | _    | 80    | ns   |
| MS HIGH to DCK rising edge                      |                | t <sub>MSH</sub>  | 10                 | _    | 85    | ns   |
| Address output from DCK<br>rising edge          |                | t <sub>AV</sub>   | 10                 | -    | 120   | ns   |
| Data output from WE falling edge                |                | t <sub>DWL</sub>  | 0                  | _    | 10    | ns   |
| Data hold from $\overline{WE}$ rising edge      |                | t <sub>DWH</sub>  | 0                  | _    | _     | ns   |
| Address set-up time to data                     | note 4         | t <sub>AD</sub>   | _                  | -    | 3×DCK |      |
|                                                 |                |                   |                    |      | –110  | ns   |
| WE pulse width                                  | note 5         | t <sub>WEW</sub>  | 3×DCK              | -    | -     | ns   |
| MS pulse width                                  | note 6         | t <sub>MSW</sub>  | 2×DCK              | -    | -     | ns   |

### SAA5250

| PARAMETER                                        | CONDITIONS                   | SYMBOL             | MIN. | TYP. | MAX. | UNIT |
|--------------------------------------------------|------------------------------|--------------------|------|------|------|------|
| Demodulator interface                            |                              |                    |      |      |      |      |
| (see SD and DCK D.C.<br>CHARACTERISTICS)         | Fig.14                       |                    |      |      |      |      |
| DCK LOW                                          | conversion<br>rate < 7,5 MHz | t <sub>DCKL</sub>  | 55   | _    | _    | ns   |
| DCK HIGH                                         | conversion<br>rate < 7,5 MHz | t <sub>DCKH</sub>  | 55   | _    | _    | ns   |
| Serial data set-up time                          |                              | t <sub>SSD</sub>   | 0    | -    | -    | ns   |
| Serial data hold time                            |                              | t <sub>HSD</sub>   | 30   | -    | -    | ns   |
| Validation signal set-up time                    |                              | t <sub>SVALI</sub> | 50   | _    | -    | ns   |
| Validation signal hold time                      |                              | t <sub>HVALI</sub> | 50   | -    | -    | ns   |
| Other I/O signals                                | Fig.15                       |                    |      |      |      |      |
| User definable width as a multiple of DCK period |                              | t <sub>WCBB</sub>  | 0    | _    | 63   | DCK  |
| Validation signal width                          | note 7                       | t <sub>WVAL</sub>  | x    | 12   | x    | DCK  |
| User definable delay as a multiple of DCK period |                              | t <sub>DVAL</sub>  | 0    | _    | 127  | DCK  |

### Notes to the characteristics

- 1. Unless R7 = 00 the value given is unacceptable.
- 2. When CBI signal is maintained at 0 V (R7 = 00) and if SD input signal is correctly referenced to ground, no coupling capacitor is required.
- 3. DCK + 50 is the DCK period plus 50 ns.
- 4.  $3 \times DCK 110$  is  $3 \times DCK$  period 110 ns.
- 5.  $3 \times DCK$  is  $3 \times DCK$  period.
- 6.  $2 \times DCK$  is  $2 \times DCK$  period.
- 7. X = irrelevant.







SAA5250





D

е

### PACKAGE OUTLINES

seating plane

L

ŧ

Ζ

40

pin 1 index

닋닋

DIP40: plastic dual in-line package; 40 leads (600 mil)

### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

다 다

IJ

C

U

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | с              | D <sup>(1)</sup> | Е <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME             | M <sub>H</sub> | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|----------------|----------------|-------|--------------------------|
| mm     | 4.7       | 0.51                   | 4.0                    | 1.70<br>1.14   | 0.53<br>0.38   | 0.36<br>0.23   | 52.50<br>51.50   | 14.1<br>13.7     | 2.54 | 15.24          | 3.60<br>3.05 | 15.80<br>15.24 | 17.42<br>15.90 | 0.254 | 2.25                     |
| inches | 0.19      | 0.020                  | 0.16                   | 0.067<br>0.045 | 0.021<br>0.015 | 0.014<br>0.009 | 2.067<br>2.028   | 0.56<br>0.54     | 0.10 | 0.60           | 0.14<br>0.12 | 0.62<br>0.60   | 0.69<br>0.63   | 0.01  | 0.089                    |

5

scale

A

b<sub>1</sub>

21

U

20

10 mm

0 w

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |        | EUROPEAN |      |  |            |                                   |
|----------|--------|----------|------|--|------------|-----------------------------------|
| VERSION  | IEC    | JEDEC    | EIAJ |  | PROJECTION | 1350E DATE                        |
| SOT129-1 | 051G08 | MO-015AJ |      |  |            | <del>-92-11-17-</del><br>95-01-14 |



SAA5250

SOT129-1





| OUTLINE  |     | REFER | EUROPEAN |  |                    |                                 |
|----------|-----|-------|----------|--|--------------------|---------------------------------|
| VERSION  | IEC | JEDEC | EIAJ     |  | PROJECTION         | ISSUE DATE                      |
| SOT158-1 |     |       |          |  | $\square \bigcirc$ | <del>92-11-17</del><br>95-01-24 |

### SAA5250

### SOLDERING

### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"IC Package Databook"* (order code 9398 652 90011).

### DIP

SOLDERING BY DIPPING OR BY WAVE

The maximum permissible temperature of the solder is 260 °C; solder at this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $T_{stg max}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### REPAIRING SOLDERED JOINTS

Apply a low voltage soldering iron (less than 24 V) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than 300 °C it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and 400 °C, contact may be up to 5 seconds.

#### SO and VSO

#### **REFLOW SOLDERING**

Reflow soldering techniques are suitable for all SO and VSO packages.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45  $^{\circ}$ C.

#### WAVE SOLDERING

Wave soldering techniques can be used for all SO and VSO packages if the following conditions are observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow.
- The package footprint must incorporate solder thieves at the downstream end.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### REPAIRING SOLDERED JOINTS

Fix the component by first soldering two diagonallyopposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

#### DEFINITIONS

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                       |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|
| Objective specification                                                                                                                                                                                                                                                                                                                                                                                                                                   | This data sheet contains target or goal specifications for product development.       |  |  |  |  |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                 | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |  |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | This data sheet contains final product specifications.                                |  |  |  |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |  |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                       |  |  |  |  |
| Application information                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                       |  |  |  |  |
| Where application information is given, it is advisory and does not form part of the specification.                                                                                                                                                                                                                                                                                                                                                       |                                                                                       |  |  |  |  |

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.