# MILITARY/HIGH-REL PRODUCTS Processed to MIL-STD-883, Method 5004, Class B 2048 x 8-Bit UV Erasable PROM MKB2716(J/E)-86/87/88/90

## FEATURES

- □ Military temperature range ( $-55^{\circ}C \le T_A \le +125^{\circ}C$ )
- Qualified per Method 5005, MIL-STD 883. Group B, C, D data report available
- Available processed to DESC selected item drawing number 78022 (part no. 7802201JX)
- □ Pin compatible with Mostek's BYTEWYDE™ memory family
- Single +5 volt power supply during read operation
- Low power dissipation: 663 mW max active, 165 mW max standby
- □ Three state output OR-tie capability
- Five modes of operation for greater system flexibility (see Table)

## DESCRIPTION

The MKB2716 is a 2048 x 8 bit electrically programmable/ ultraviolet erasable read only memory. The circuit is fabricated with Mostek's advanced N-channel silicon gate technology for the highest performance and reliability. The MKB2716 offers significant advances over hardwired logic cost, system flexibility, turnaround time and performance.



| P/N        | Access Time |
|------------|-------------|
| MKB2716-86 | 350 ns      |
| MKB2716-87 | 390 ns      |
| MKB2716-88 | 450 ns      |
| MKB2716-90 | 550 ns      |

- □ Single programming requirement: single location programming with one 50 msec pulse
- Industrial MKI version available (-40°C to 85°C)
- TTL compatible in all operating modes
- Standard 24 pin JEDEC DIP pinout

The device has many useful system oriented features including a standby mode of operation which lowers power from 633 mW maximum active power to 165 mW maximum for an overall savings of 75%.

Programming is done with a single TTL level pulse, and may

| PIN CO<br>Figure 2                                                                                                               | NNECT                     | IONS                                                                                   |                                                                                                                                                                                     | E-PACKAGE                                                                                             |                                                                                           |
|----------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| A7 1 C<br>A7 1 C<br>A6 2 C<br>A5 3 C<br>A4 4 C<br>A3 5 C<br>A4 4 C<br>A3 5 C<br>A4 4 C<br>A3 5 C<br>A0 8 C<br>D00 9 C<br>D0110 C |                           | 24 VCC<br>23 A8<br>22 A9<br>21 VPP<br>20 OE<br>19 A10<br>18 CE/PGN<br>17 DQ7<br>16 DQ6 | A <sub>6</sub> , 5<br>A <sub>5</sub> , 5<br>A <sub>4</sub> , 7<br>A <sub>3</sub> , 8<br>A <sub>2</sub> , 9<br>A <sub>2</sub> , 9<br>A <sub>10</sub><br>A <sub>0</sub> , 10<br>NC 10 | LEADLESS<br>CHIP CARRIER<br>TOP VIEW<br>(450 mil x 550 mil<br>JEDEC type E)                           | C<br>23 ( Ag<br>26 ( Ag<br>27 ( NC<br>26 ( Vp<br>28 ( OE<br>24 ( A)<br>23 ( CE<br>24 ( A) |
|                                                                                                                                  | ES                        |                                                                                        |                                                                                                                                                                                     | 14 15 16 17 18 19<br>Q <sub>1</sub> DQ <sub>2</sub> V <sub>SS</sub> NCDQ <sub>3</sub> DQ <sub>4</sub> | DQ5                                                                                       |
| A <sub>0</sub> - A <sub>10</sub><br>CE/PGM<br>*Inputs in                                                                         | Addre<br>Chip E<br>Progra | sses<br>nable/<br>im<br>Mode                                                           |                                                                                                                                                                                     | - DQ <sub>7</sub> Data Output:<br>Output Enab<br>Ground                                               | s*<br>le                                                                                  |

XII-15

## **ABSOLUTE MAXIMUM RATINGS\***

| Voltage on any pin relative to V <sub>SS</sub> (Except V <sub>PP</sub> ) |                                                        |
|--------------------------------------------------------------------------|--------------------------------------------------------|
| Voltage on V <sub>PP</sub> supply pin relative to V <sub>SS</sub>        | 0.3 V to +28 V                                         |
| Operating Temperature T <sub>A</sub> (Ambient)                           | $\ldots \ldots -55^\circ C \leq T_A \leq +125^\circ C$ |
| Storage Temperature (Ambient)                                            | $\dots$ -65°C $\leq$ T <sub>A</sub> $\leq$ +125°C      |
| Power Dissipation                                                        | 1 Watt                                                 |
| Short Circuit Output Current                                             |                                                        |
|                                                                          |                                                        |

\*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **READ OPERATION**

## **RECOMMENDED DC OPERATING CONDITIONS**

 $(-55^{\circ}C \le T_A \le 125^{\circ}C)$ 

| SYM             | PARAMETER          | MIN  | ТҮР | MAX                | UNITS | NOTES |
|-----------------|--------------------|------|-----|--------------------|-------|-------|
| V <sub>IH</sub> | Input High Voltage | 2.0  |     | V <sub>CC</sub> +1 | V     |       |
| V <sub>IL</sub> | Input Low voltage  | -0.1 | 1   | 0.8                | V     |       |

# DC ELETRICAL CHARACTERISTICS<sup>1,2,4,8</sup>

(-55°C  $\leq$  T<sub>A</sub>  $\leq$  125°C) (V<sub>CC</sub> = +5 V  $\pm$  10%, V<sub>PP</sub> = V<sub>CC</sub>)<sup>2</sup>

| SYM              | PARAMETER                                                                                                                                                                  | MIN | ТҮР      | MAX       | UNITS | NQTES |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------|-----------|-------|-------|
| I <sub>CC1</sub> | V <sub>CC</sub> Standby Power Supply<br>Current (OE = V <sub>IL</sub> ; CE = V <sub>IH</sub> )                                                                             |     | 10       | 30        | mA    | 2     |
| I <sub>CC2</sub> | $ \begin{array}{l} V_{CC} \text{ Active Power Supply} & \underline{T_A = -55^{\circ}C} \\ \text{Current (OE = CE = V_{1L})} & \overline{T_A = +125^{\circ}C} \end{array} $ |     | 57<br>43 | 115<br>90 | mA    | 2,10  |
| I <sub>PP1</sub> | V <sub>PP</sub> Current (V <sub>PP</sub> = 5.5 V)                                                                                                                          |     | 2.0      | 10        | mA    | 2     |
| v <sub>он</sub>  | Output High Voltage<br>(I <sub>OH</sub> = -400 μA)                                                                                                                         | 2.4 |          |           | V     |       |
| V <sub>OL</sub>  | Output Low Voltage<br>(I <sub>OL</sub> = 2.1 mA)                                                                                                                           |     |          | .45       | V     |       |
| 1 <sub>IL</sub>  | Input Leakage Current<br>V <sub>IN</sub> = 5.5 V)                                                                                                                          |     |          | 10        | μΑ    |       |
| I <sub>OL</sub>  | Output Leakage Current<br>(V <sub>OUT</sub> = 5.5 V)                                                                                                                       |     |          | 10        | μΑ    |       |

## AC ELECTRICAL CHARACTERISTICS<sup>1,2,5</sup>

(-55°C  $\leq$  T\_A  $\leq$  125°C) (V\_{CC} = +5 V  $\pm$  10%, V\_{PP} = V\_{CC})²

|                  |                                                                        | -1  | B6  | -1  | 37  | -8  | 38  | -9  | 90  |       |       |
|------------------|------------------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-------|-------|
| SYM              | PARAMETER                                                              | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES |
| t <sub>ACC</sub> | Address to Output Delay $(\overline{CE} = \overline{OE} = V_{IL})$     |     | 350 |     | 390 |     | 450 |     | 550 | ns    |       |
| t <sub>CE</sub>  | CE to Output Delay<br>(OE = V <sub>IL</sub> )                          |     | 350 |     | 390 |     | 450 |     | 550 | ns    | 5     |
| t <sub>OE</sub>  | Output Enable to Output<br>Delay ( $\overline{CE} = V_{ L}$ )          |     | 150 |     | 150 |     | 150 |     | 180 | ns    | 9     |
| t <sub>DF</sub>  | Chip Deselect to Output Float ( $\overline{CE} = V_{IL}$ )             | 0   | 130 | 0   | 130 | 0   | 130 | 0   | 130 | ns    | 8     |
| <sup>t</sup> он  | Address to Output Hold<br>( $\overline{CE} = \overline{OE} = V_{IL}$ ) | 0   |     | 0   |     | 0   |     | 0   |     | ns    |       |

#### CAPACITANCE

 $(T_A = 25^{\circ}C)$ 

| SYM             | PARAMETER          | ΤΥΡ ΜΑΧ |    | UNITS | NOTES |  |
|-----------------|--------------------|---------|----|-------|-------|--|
| C <sub>IN</sub> | Input Capacitance  | 4       | 6  | pF    | 6     |  |
| COUT            | Output Capacitance | 8       | 12 | pF    | 6     |  |

#### **READ OPERATION NOTES:**

1.  $V_{CC}$  must be applied at the same time or before  $V_{PP}$  and removed after or at the same time as Vpp.

2. Vpp and V<sub>CC</sub> may be connected together except during programming. With  $Vpp = V_{CC}$ , the supply current is the sum of  $I_{CC}$  and  $Ipp_1$ .

3. All voltages with respect to VSS.

4. Load conditions = 1 TTL load and 100 pf,  $t_r = t_f = 20$  ns, reference levels are 1 V and 2 V for inputs and .8 V and 2 V for outputs.

5. tOE is referenced to CE or the addresses, whichever occurs last.

6. Effective Capacitance calculated from the equation  $C = \Delta Q$  where  $\Delta V = 3V$ . ۸١

7. Typical numbers are for  $T_A = 25^{\circ}C$  and  $V_{CC} = 5.0 V$ . 8.  $t_{DF}$  is applicable to both  $\overline{CE}$  and  $\overline{OE}$ , which occurs first. 9.  $\overline{OE}$  may follow up to  $t_{ACC}$ - $t_{OE}$  after the falling edge of  $\overline{CE}$  without affecting tACC-10. Power consumption decreases with temperature from a maximum at low

temperature to a minimum at high temperature.



**STANDBY POWER** 



## PROGRAM OPERATION RECOMMENDED DC OPERATING CONDITIONS<sup>®</sup>

(T<sub>A</sub> = 25°C  $\pm$  5°C) (V<sub>CC</sub> = +5 V  $\pm$  10%, V<sub>PP</sub> = 25 V  $\pm$  1 V)

| SYM             | PARAMETER MIN MAX |      | MAX                 | UNITS | NOTES |
|-----------------|-------------------|------|---------------------|-------|-------|
| V <sub>IL</sub> | Input Low Level   | -0.1 | 0.8                 | V     |       |
| V <sub>IH</sub> | Input High Level  | 2.0  | V <sub>CC</sub> + 1 | V     |       |

## DC ELECTRICAL CHARACTERISTICS

 $(T_A = 25^{\circ}C \pm 5^{\circ}C) (V_{CC} = +5 V \pm 10\%, V_{PP} = 25 V \pm 1 V)$ 

| SYM              | PARAMETER                                                  | MIN | MAX | UNITS | NOTES |
|------------------|------------------------------------------------------------|-----|-----|-------|-------|
| 111              | Input Leakage Current                                      |     | 10  | μΑ    | 3     |
| I <sub>cc</sub>  | V <sub>CC</sub> Power Supply Current                       |     | 100 | mA    |       |
| I <sub>PP1</sub> | V <sub>PP</sub> Supply Current                             |     | 10  | mA    | 4     |
| I <sub>PP2</sub> | V <sub>PP</sub> Supply Current during<br>Programming Pulse |     | 30  | mA    | 5     |

## **RECOMMENDED AC OPERATING CONDITIONS AND ELECTRICAL CHARACTERISTICS1.2.6.7**

 $(T_A = 25^{\circ}C \pm 5^{\circ}C) (V_{CC} = +5 V \pm 10\%, V_{PP} = 25 V \pm 1 V)$ 

| SYM              | PARAMETER                        | MIN | ТҮР | MAX | UNITS | NOTES |
|------------------|----------------------------------|-----|-----|-----|-------|-------|
| t <sub>AS</sub>  | Address Setup Time               | 2   |     |     | μs    |       |
| t <sub>OES</sub> | OE Setup Time                    | 2   |     |     | μs    |       |
| t <sub>DS</sub>  | Data Setup Time                  | 2   |     |     | μs    |       |
| t <sub>AH</sub>  | Address Hold Time                | 2   |     |     | μs    |       |
| t <sub>OEH</sub> | OE Hold Time                     | 2   |     |     | μs    |       |
| t <sub>DH</sub>  | Data Hold Time                   | 2   |     |     | μs    |       |
| t <sub>DF</sub>  | Output Enable to Output<br>Float | 0   |     | 130 | ns    | 4     |
| t <sub>oe</sub>  | Output Enable to Output<br>Delay |     |     | 120 | ns    | 4     |
| t <sub>PW</sub>  | Program Pulse Width              | 45  | 50  | 55  | ms    |       |
| t <sub>PRT</sub> | Program Pulse Rise Time          | 5   |     |     | ns    |       |
| t <sub>PFT</sub> | Program Pulse Fall Time          | 5   |     |     | ns    |       |

#### PROGRAM OPERATION NOTES:

1. V<sub>CC</sub> must be applied at the same time or before Vpp and removed after or at the same time as Vpp. To prevent damage to the device it must not be inserted into a board with Vpp at 25 V.

2. Care must be taken to prevent overshoot of the Vpp supply when switching to +25 V.

3.  $0.45 V \le V_{IN} \le 5.50 V$ 

4. CE/PGM = VIL.

5. CE/PGM = VIH

6. t<sub>T</sub> = 20 nsec.

7. 1 V and 2 V for inputs and .8 V and 2 V for outputs are used as timing reference levels.

8. Although speed selections are made for read operation all programming specifications are the same for all dash numbers.

#### TIMING DIAGRAM (Program Mode) Figure 5 PROGRAM PROGRAM VERIEY v<sub>ін</sub> ADDRESS N ADDRESS N + M ADDRESSES DATA OUT ζан VALID ADD N DATA IN DATA IN HIGH Z STABLE STABLE DATA ADD N ADD N + M <sup>t</sup>DF tne <sup>t</sup>OE <sup>·</sup> VIH---OE VII. tos tpw <sup>t</sup>DH I DES tоен CE/PGM <sup>t</sup>PRT <sup>t</sup>PET

#### **MODE SELECTION**

|                               | Pin:                                         | Pin:            |                 |                |  |  |  |
|-------------------------------|----------------------------------------------|-----------------|-----------------|----------------|--|--|--|
|                               | <b>ČE</b> /PGM                               | ŌE              | V <sub>PP</sub> |                |  |  |  |
| Mode                          | (18)                                         | (20)            | (21)            | Output         |  |  |  |
| Read                          | VIL                                          | V <sub>IL</sub> | +5              | Valid Out      |  |  |  |
| Standby                       | V <sub>IH</sub>                              | Don't<br>Care   | +5              | Open           |  |  |  |
| Program                       | Pulsed<br>V <sub>IL</sub> to V <sub>IH</sub> | VIH             | +25             | Data<br>Inputs |  |  |  |
| Program<br>Verify             | V <sub>IL</sub>                              | VIL             | +25             | Valid Out      |  |  |  |
| Program<br>Inhibit            | V <sub>IL</sub>                              | VIH             | +25             | Open           |  |  |  |
| $V_{CC}$ (24) = 5 V all modes |                                              |                 |                 |                |  |  |  |

## **DESCRIPTION (Continued)**

be done at any individual word address, sequencially or at random. The three-state output controlled by the  $\overline{OE}$  input allows OR-tie capability for construction of large arrays. A single power supply requirement of +5 volts makes the MKB2716 ideally suited for use with Mostek's 5-volt only microprocessors such as the MKB3880 (Z80). The MKB2716 is packaged in the industry standard 24-pin dual-in-line package with a transparent, hermetically sealed lid. This allows the user to expose the chip to ultraviolet light to erase the data pattern. A new pattern may then be written

into the device by following the program procedures outlined in this data sheet.

The MKB2716 is specifically designed to fit those applications where fast turnaround time and pattern experimentation are required. Since data may be altered in the device (erase and reprogram) it allows for early debugging of the system program. Since single location programming is available the MKB2716 can have its data content increased (assuming all 2048 bytes were not programmed) at any time for easy updating of system capabilities in the field. Once the contents become fixed and the system enters production, mask programmable ROMs can offer speed, cost per bit and power per bit benefits. Mostek offers the MKB36000 and MKB37000 8 K x 8 ROMs which allow the user to quadruple memory density in the application. A "ROM Programming Guide" is available to aid the user in preparing the code for submission once prototyping with MKB2716s has verified its accuracy.

## **READ OPERATION**

The MKB2716 has five basic modes of operation. Under normal operating conditions (non-programming) there are two modes; READ and STANDBY. A READ operation is accomplished by maintaining pin 18 ( $\overline{CE}$ ) at V<sub>IL</sub> and pin 21 (V<sub>PP</sub>) at +5 volts. If  $\overline{OE}$  (pin 20) is held active low after addressing (A<sub>0</sub> - A<sub>10</sub> have stabilized) then valid output data will appear on the output pins at access time t<sub>ACC</sub> (address

access). In this mode, access time may be referenced to  $\overline{OE}$  ( $t_{OE}$ ) depending on when  $\overline{OE}$  occurs (see timing diagrams).

POWER DOWN operation is accomplished in STANDBY mode by taking pin 18 ( $\overline{CE}$ ) to a TTL high level (V<sub>IH</sub>). The power is reduced by 75% from 633 mW maximum to 165 mW. During power down V<sub>PP</sub> must be at +5 volts, and the outputs will be open-circuit regardless of the condition of  $\overline{OE}$ . Access time from a high to low transition of  $\overline{CE}$  (t<sub>CE</sub>) is the same as from addresses (t<sub>ACC</sub>). (See STANDBY Timing Diagram).

## **PROGRAMMING INSTRUCTIONS**

The MKB2716 is shipped from Mostek completely erased. In this initial state, and after any subsequent erasure, all bits will be at a '1' level (output high). Information is introduced by selectively programming '0's into the proper bit locations. Once a '0' has been programmed into the chip it may be changed only by erasing the entire chip with UV light.

The MKB2716 is put into the PROGRAM mode by maintaining V<sub>PP</sub> at +25 V, and  $\overrightarrow{OE}$  at V<sub>IH</sub>. In this mode the output pins serve as inputs (8 bits in parallel) for the required program data. Word address selection is done the same as in the READ mode, and logic levels for other inputs and the V<sub>CC</sub> supply voltage are the same as in the READ mode.

To program a "byte" (8 bits) of data, a TTL active high level pulse is applied to the  $\overline{CE}/PGM$  pin after address inputs and data have stabilized. Each location to be programmed must have a pulse applied, and only one pulse per location is required. Any individual location, a sequence of locations or locations at random may be programmed in this manner. (The program pulse has a maximum width of 55 msec, and programming must not be attempted with a high level D.C. signal applied to the  $\overline{CE}/PGM$  pin.)

PROGRAM INHIBIT is another useful mode of operation when programming multiple, parallel addressed MKB2716's with different data. It is necessary only to maintain  $\overline{OE}$  at V<sub>IH</sub>, V<sub>PP</sub> at +25, allow addresses and data to stabilize, and pulse the  $\overline{CE}$ /PGM pin of the device to be programmed. The devices with  $\overline{CE}$ /PGM at V<sub>IL</sub> will not be programmed. Data may then be changed and the next device pulsed.

PROGRAM VERIFY allows the MKB2716 program data to be verified without having to reduce V<sub>PP</sub> from +25 V to +5 V. V<sub>PP</sub> = 25 V should only be used in the PROGRAM, PROGRAM INHIBIT and PROGRAM VERIFY modes and must be at +5 V in all other modes.

## **MKB2716 ERASING PROCEDURE**

The MKB2716 may be erased by exposure to high intensity ultraviolet light, illuminating the chip through the transparent window. This exposure to ultraviolet light induces the flow of a photo current from the floating gate, thereby discharging the gate to its initial state. An ultraviolet source of 2537Å yielding a total integrated dosage of 15 Watt-seconds/cm<sup>2</sup> is required. Note that all bits of the MKB2716 will be erased. The erasure time is approximately 15 to 20 minutes utilizing a ultra-violet lamp with a 12000  $\mu$ W/CM<sup>2</sup> power rating. The lamp should be used without short wave filters, and the MKB2716 to be erased should be placed about one inch away from the lamp tubes. It should be noted that as the distance between the lamp and the chip is doubled, the exposure time required goes up by a factor of 4. The UV content of sunlight is not sufficient to provide a practical means of erasing the MKB2716. However, it is recommended that the MKB2716 not be operated or stored in direct sunlight, as the UV content of sunlight may cause erasure of some bits in a short period of time.