# 16-Mbit (1 M × 16) Static RAM #### **Features** - High speed □ t<sub>AA</sub> = 10 ns - Low active power □ I<sub>CC</sub> = 175 mA at 100 MHz - Low CMOS standby power □ I<sub>SB2</sub> = 25 mA - Operating voltages of 3.3 ± 0.3 V - 2.0 V data retention - Automatic power down when deselected - TTL compatible inputs and outputs - Easy memory expansion with CE<sub>1</sub> and CE<sub>2</sub> features - Available in Pb-free 54-pin TSOP II and 48-ball VFBGA packages - Offered in single CE and dual CE options #### **Functional Description** The CY7C1061DV33 is a high performance CMOS Static RAM organized as 1,048,576 words by 16 bits. To write to the device, take Chip Enables ( $\overline{\text{CE}}_1$ LOW and $\text{CE}_2$ $\underline{\text{HIGH}}$ ) and Write Enable ( $\overline{\text{WE}}$ ) input LOW. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from I/O pins (I/O<sub>0</sub> through I/O<sub>7</sub>), is written into the location specified on the address pins (A<sub>0</sub> through A<sub>19</sub>). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O<sub>8</sub> through I/O<sub>15</sub>) is written into the location specified on the address pins (A<sub>0</sub> through A<sub>19</sub>). To read from the device, take <u>Chip Enables ( $\overline{\text{CE}}_1$ LOW and $\text{CE}_2$ HIGH) <u>and Output Enable ( $\overline{\text{OE}}$ ) LOW <u>while</u> forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified <u>by the</u> address pins appears on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory appears on I/O<sub>8</sub> to I/O<sub>15</sub>. See <u>Truth Table on page 11</u> for a complete description of Read and Write modes.</u></u> The input or output pins (I/O $_0$ through I/O $_{15}$ ) are placed in a high impedance state when the device is deselected ( $\overline{\text{CE}}_1$ HIGH/ $\overline{\text{CE}}_2$ LOW), the outputs are disabled ( $\overline{\text{OE}}$ HIGH), the BHE and $\overline{\text{BLE}}$ are disabled ( $\overline{\text{BHE}}$ , $\overline{\text{BLE}}$ HIGH), or during a write operation ( $\overline{\text{CE}}_1$ LOW, $\overline{\text{CE}}_2$ HIGH, and $\overline{\text{WE}}$ LOW). The CY7C1061DV33 is available in a 54-pin TSOP II package with center power and ground (revolutionary) pinout, and 48-ball VFBGA packages. ## **Logic Block Diagram** ## CY7C1061DV33 ## Contents | Selection Guide | 3 | |--------------------------------|----| | Pin Configurations | 3 | | Maximum Ratings | | | Operating Range | 5 | | DC Electrical Characteristics | 5 | | Capacitance | 6 | | Thermal Resistance | 6 | | AC Test Loads and Waveforms | 6 | | AC Switching Characteristics | 7 | | Data Retention Characteristics | | | Over the Operating Range | 8 | | Data Retention Waveform | 8 | | Switching Waveforms | 8 | | Truth Table | 11 | | Twith Table | 44 | |-----------------------------------------|----| | Truth Table | | | Ordering Information | 12 | | Ordering Code Definitions | | | Package Diagrams | 13 | | Acronyms | 15 | | Document Conventions | 15 | | Units of Measure | 15 | | Document History Page | 16 | | Sales, Solutions, and Legal Information | 17 | | Worldwide Sales and Design Support | 17 | | Products | 17 | | PSoC Solutions | 17 | #### **Selection Guide** | Description | -10 | Unit | |------------------------------|-----|------| | Maximum access time | 10 | ns | | Maximum operating current | 175 | mA | | Maximum CMOS standby current | 25 | mA | ## **Pin Configurations** Figure 1. 48-ball VFBGA (8 × 9.5 × 1 mm) Dual Chip Enable (-BVXI) (Top View) [1, 2] Figure 2. 48-ball VFBGA (8 × 9.5 × 1 mm) Dual Chip Enable (-BVJXI) (Top View) [1, 2] #### Notes - 1. NC pins are not connected on the die. - 2. In BVXI package, ball H6 is MSB address A19 and ball G2 is NC; in BVJXI package, ball H6 is NC and ball G2 is MSB address A19. Document Number: 38-05476 Rev. \*H Page 3 of 17 ### Pin Configurations (continued) Figure 3. 48-ball VFBGA (8 $\times$ 9.5 $\times$ 1 mm) Single Chip Enable (-BV1XI) (Top View) $^{[3,4]}$ Figure 4. 54-pin TSOP II (22.4 × 11.84 × 1.0 mm) (Top View) [3] #### Notes - NC pins are not connected on the die. - 4. In BV1XI package, ball A6 is NC, ball H6 is NC and ball G2 is MSB address A19. BV1XI package has only single Chip Enable (CE). Document Number: 38-05476 Rev. \*H Page 4 of 17 ## **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature ......—65 °C to +150 °C Ambient Temperature with Supply Voltage on V $_{\rm CC}$ relative to GND $^{[5]}$ ......–0.5 V to +4.6 V DC Voltage Applied to Outputs in High Z State $^{[5]}$ ......-0.5 V to V<sub>CC</sub> + 0.5 V | DC Input Voltage [5] | –0.5 V to V <sub>CC</sub> + 0.5 V | |-----------------------------------------------------|-----------------------------------| | Current into Outputs (LOW) | 20 mA | | Static Discharge Voltage (MIL-STD-883, Method 3015) | >2001 V | | Latch Up Current | >200 mA | ## **Operating Range** | Range | <b>Ambient Temperature</b> | V <sub>cc</sub> | | |------------|----------------------------|-----------------|--| | Industrial | –40 °C to +85 °C | $3.3~V\pm0.3~V$ | | #### **DC Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Conditions | -1 | Unit | | |------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|-------| | Parameter | Description | rest conditions | Min | Max | Offic | | V <sub>OH</sub> | Output HIGH voltage | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 mA | 2.4 | - | V | | V <sub>OL</sub> | Output LOW voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0 mA | - | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage | - | 2.0 | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW voltage [5] | - | -0.3 | 0.8 | V | | I <sub>IX</sub> | Input leakage current | $GND \le V_I \le V_{CC}$ | -1 | +1 | μА | | I <sub>OZ</sub> | Output leakage current | $GND \le V_{OUT} \le V_{CC}$ , Output disabled | -1 | +1 | μА | | Icc | V <sub>CC</sub> operating supply current | $V_{CC}$ = Max, f = f <sub>MAX</sub> = 1/t <sub>RC</sub> , I <sub>OUT</sub> = 0 mA,<br>CMOS levels | _ | 175 | mA | | I <sub>SB1</sub> | Automatic CE power down current – TTL inputs | $\begin{aligned} &\text{Max V}_{\text{CC}}, \overline{\text{CE}}_1 \geq \text{V}_{\text{IH}}, \text{CE}_2 \leq \text{V}_{\text{IL}}, \\ &\text{V}_{\text{IN}} \geq \text{V}_{\text{IH}} \text{ or V}_{\text{IN}} \leq \text{V}_{\text{IL}}, \text{f = f}_{\text{MAX}} \end{aligned}$ | _ | 30 | mA | | I <sub>SB2</sub> | Automatic CE power down current – CMOS inputs | $\begin{array}{l} \text{Max V}_{CC}, \ \overline{CE}_1 \geq V_{CC} - 0.3 \ \text{V}, \ CE_2 \leq 0.3 \ \text{V}, \\ V_{\text{IN}} \geq V_{CC} - 0.3 \ \text{V}, \ \text{or} \ V_{\text{IN}} \leq 0.3 \ \text{V}, \ \text{f} = 0 \end{array}$ | - | 25 | mA | Note Document Number: 38-05476 Rev. \*H <sup>5.</sup> $V_{IL(min)}$ = -2.0 V and $V_{IH(max)}$ = $V_{CC}$ + 2 V for pulse durations of less than 20 ns. ## Capacitance | Parameter [6] | Description | Test Conditions | 54-pin TSOP II | 48-ball VFBGA | Unit | |------------------|-------------------|----------------------------------------------------------------------|----------------|---------------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 3.3 \text{V}$ | 6 | 8 | pF | | C <sub>OUT</sub> | I/O Capacitance | | 8 | 10 | pF | #### **Thermal Resistance** | Parameter [6] | Description | Test Conditions | 54-pin TSOP II | 48-ball VFBGA | Unit | |-------------------|---------------------------------------|-------------------------------------------------------------------------|----------------|---------------|------| | $\Theta_{JA}$ | | Still air, soldered on a 3 × 4.5 inch, four layer printed circuit board | 24.18 | 28.37 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | | 5.40 | 5.79 | °C/W | #### **AC Test Loads and Waveforms** Figure 5. AC Test Loads and Waveforms [7] #### Notes Document Number: 38-05476 Rev. \*H Page 6 of 17 <sup>6.</sup> Tested initially and after any design or process changes that may affect these parameters. 7. Valid SRAM operation does not occur until the power supplies have reached the minimum operating V<sub>DD</sub> (3.0 V). 100 μs (t<sub>power</sub>) after reaching the minimum operating V<sub>DD</sub>, normal SRAM operation begins including reduction in V<sub>DD</sub> to the data retention (V<sub>CCDR</sub>, 2.0 V) voltage. ## **AC Switching Characteristics** Over the Operating Range | Parameter [8] | Description | | -10 | | | |--------------------|-------------------------------------------------------------------|-----|-----|------|--| | Parameter 197 | Description | Min | Max | Unit | | | Read Cycle | | · | | | | | t <sub>power</sub> | V <sub>CC</sub> (typical) to the first access <sup>[9]</sup> | 100 | - | μS | | | t <sub>RC</sub> | Read cycle time | 10 | - | ns | | | t <sub>AA</sub> | Address to data valid | _ | 10 | ns | | | t <sub>OHA</sub> | Data hold from address change | 3 | - | ns | | | t <sub>ACE</sub> | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to data valid | _ | 10 | ns | | | t <sub>DOE</sub> | OE LOW to data valid | _ | 5 | ns | | | t <sub>LZOE</sub> | OE LOW to low Z <sup>[10]</sup> | 1 | - | ns | | | t <sub>HZOE</sub> | OE HIGH to high Z [10] | _ | 5 | ns | | | t <sub>LZCE</sub> | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to low Z <sup>[10]</sup> | 3 | - | ns | | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH/CE <sub>2</sub> LOW to high Z [10] | _ | 5 | ns | | | t <sub>PU</sub> | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to power-up [11] | 0 | - | ns | | | t <sub>PD</sub> | CE <sub>1</sub> HIGH/CE <sub>2</sub> LOW to power-down [11] | _ | 10 | ns | | | t <sub>DBE</sub> | Byte enable to data valid | _ | 5 | ns | | | t <sub>LZBE</sub> | Byte enable to low Z | 1 | - | ns | | | t <sub>HZBE</sub> | Byte disable to high Z | _ | 5 | ns | | | Write Cycle [12 | 2, 13] | | | | | | t <sub>WC</sub> | Write cycle time | 10 | _ | ns | | | t <sub>SCE</sub> | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to write end | 7 | - | ns | | | t <sub>AW</sub> | Address setup to write end | 7 | - | ns | | | t <sub>HA</sub> | Address hold from write end | 0 | - | ns | | | t <sub>SA</sub> | Address setup to write start | 0 | - | ns | | | t <sub>PWE</sub> | WE pulse width | 7 | - | ns | | | t <sub>SD</sub> | Data setup to write end | 5.5 | _ | ns | | | t <sub>HD</sub> | Data hold from write end | 0 | _ | ns | | | t <sub>LZWE</sub> | WE HIGH to low Z [10] | 3 | _ | ns | | | t <sub>HZWE</sub> | WE LOW to high Z [10] | - | 5 | ns | | | t <sub>BW</sub> | Byte Enable to End of Write | 7 | - | ns | | Document Number: 38-05476 Rev. \*H Page 7 of 17 Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, and input pulse levels of 0 to 3.0 V. Test conditions for the read cycle use output loading shown in part (a) of Figure 5 on page 6, unless specified otherwise. t<sub>POWER</sub> gives the minimum amount of time that the power supply is at typical V<sub>CC</sub> values until the first memory access is performed. t<sub>HZOE</sub>, t<sub>HZOE</sub>, t<sub>HZOE</sub>, t<sub>LZOE</sub>, t<sub>L</sub> <sup>11.</sup> These parameters are guaranteed by design and are not tested. <sup>12.</sup> The internal write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. Chip enables must be active and WE and byte enables must be LOW to initiate a write, and the transition of any of these signals can terminate. The input data setup and hold timing should be referenced to the edge of the signal that terminates the write. 13. The minimum write cycle time for Write Cycle No. 2 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. #### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions | Min | Max | Unit | |----------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | - | 2 | _ | V | | I <sub>CCDR</sub> | Data retention current | $V_{CC} = 2 \text{ V}, \overline{CE}_1 \ge V_{CC} - 0.2 \text{ V}, CE_2 \le 0.2 \text{ V}, V_{IN} \ge V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | _ | 25 | mA | | t <sub>CDR</sub> <sup>[14]</sup> | Chip deselect to data retention time | - | 0 | _ | ns | | t <sub>R</sub> <sup>[15]</sup> | Operation recovery time | - | t <sub>RC</sub> | _ | ns | #### **Data Retention Waveform** Figure 6. Data Retention Waveform [16] ## **Switching Waveforms** Figure 7. Read Cycle No. 1 (Address Transition Controlled) [17, 18] <sup>14.</sup> Tested initially and after any design or process changes that may affect these parameters. <sup>14.</sup> Tested triangly and after any design of process changes that may after these parameters. 15. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> ≥ 50 μs or stable at V<sub>CC(min.)</sub> ≥ 50 μs. 16. <u>For</u> all packages except -BV1XI, <u>CE</u> is the logical combination of <u>CE</u><sub>1</sub> and <u>CE</u><sub>2</sub>. When <u>CE</u><sub>1</sub> is LOW and <u>CE</u><sub>2</sub> is HIGH, <u>CE</u> is LOW; when <u>CE</u><sub>1</sub> is HIGH or <u>CE</u><sub>2</sub> is LOW, <u>CE</u> is HIGH. For -BV1XI package, <u>CE</u> refers to <u>CE</u>. 17. <u>The</u> device is continuously selected. <u>OE</u>, <u>CE</u> = V<sub>IL</sub>, <u>BHE</u>, <u>BLE</u> or both = V<sub>IL</sub>. 18. <u>WE</u> is HIGH for read cycle. ### Switching Waveforms (continued) Figure 8. Read Cycle No. 2 (OE Controlled) [19, 20, 21] Figure 9. Write Cycle No. 1 (CE Controlled) [19, 22, 23] - 19. For all packages except -BV1XI, $\overline{\text{CE}}$ is the logical combination of $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_2$ . When $\overline{\text{CE}}_1$ is LOW and $\overline{\text{CE}}_2$ is HIGH, $\overline{\text{CE}}$ is LOW; when $\overline{\text{CE}}_1$ is HIGH or $\overline{\text{CE}}_2$ is LOW, $\overline{\text{CE}}$ is HIGH. For -BV1XI package, $\overline{\text{CE}}$ refers to $\overline{\text{CE}}$ . - 20. WE is HIGH for read cycle. - 20. WE is FIIGH for read cycle. 21. Address valid before or similar to CE transition LOW. 22. Data I/O is high impedance if OE, BHE, and/or BLE = V<sub>IH</sub>. 23. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state. ## Switching Waveforms (continued) Figure 10. Write Cycle No. 2 (WE Controlled, OE LOW) [24, 25, 26] Figure 11. Write Cycle No. 3 (BLE or BHE Controlled) [24] #### Notes <sup>24.</sup> For all packages except -BV1XI, $\overline{\text{CE}}$ is the logical combination of $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_2$ . When $\overline{\text{CE}}_1$ is LOW and $\overline{\text{CE}}_2$ is HIGH, $\overline{\text{CE}}$ is LOW; when $\overline{\text{CE}}_1$ is HIGH or $\overline{\text{CE}}_2$ is LOW, $\overline{\text{CE}}$ is HIGH. For -BV1XI package, $\overline{\text{CE}}$ refers to $\overline{\text{CE}}$ . 25. Data I/O is high impedance if $\overline{\text{OE}}$ , $\overline{\text{BHE}}$ , and/or $\overline{\text{BLE}}$ = $V_{\text{IH}}$ . <sup>26.</sup> If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state. ## **Truth Table** For all packages except -BV1XI | CE <sub>1</sub> | CE <sub>2</sub> | OE | WE | BLE | BHE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> -I/O <sub>15</sub> | Mode | Power | |-----------------|-----------------|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------| | Н | Х | Х | Χ | Х | Х | High Z | High Z | Power down | Standby (I <sub>SB</sub> ) | | Х | L | Х | Χ | X | Х | High Z | High Z | Power down | Standby (I <sub>SB</sub> ) | | L | Н | L | Н | L | L | Data out | Data out | Read all bits | Active (I <sub>CC</sub> ) | | L | Н | L | Н | L | Н | Data out | High Z | Read lower bits only | Active (I <sub>CC</sub> ) | | L | Н | L | Н | Н | L | High Z | Data out | Read upper bits only | Active (I <sub>CC</sub> ) | | L | Н | Х | L | L | L | Data in | Data in | Write all bits | Active (I <sub>CC</sub> ) | | L | Н | Х | L | L | Н | Data in | High Z | Write lower bits only | Active (I <sub>CC</sub> ) | | L | Н | Х | L | Н | L | High Z | Data in | Write upper bits only | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | Х | Х | High Z | High Z | Selected, outputs disabled | Active (I <sub>CC</sub> ) | ## **Truth Table** For -BV1XI package only | CE | OE | WE | BLE | BHE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> -I/O <sub>15</sub> | Mode | Power | |----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------| | Н | X | Х | X | X | High Z | High Z | Power down | Standby (I <sub>SB</sub> ) | | L | L | Н | Г | L | Data out | Data out | Read all bits | Active (I <sub>CC</sub> ) | | L | L | Н | L | Н | Data out | High Z | Read lower bits only | Active (I <sub>CC</sub> ) | | L | L | Н | Н | L | High Z | Data out | Read upper bits only | Active (I <sub>CC</sub> ) | | L | Х | L | L | L | Data in | Data in | Write all bits | Active (I <sub>CC</sub> ) | | L | Х | L | L | Н | Data in | High Z | Write lower bits only | Active (I <sub>CC</sub> ) | | L | Х | L | Н | L | High Z | Data in | Write upper bits only | Active (I <sub>CC</sub> ) | | L | Н | Н | Х | Х | High Z | High Z | Selected, outputs disabled | Active (I <sub>CC</sub> ) | Document Number: 38-05476 Rev. \*H Page 11 of 17 ## **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating Range | |------------|----------------------|--------------------|--------------------------------------------------------------------------------|-----------------| | 10 | CY7C1061DV33-10ZSXI | 51-85160 | 54-pin TSOP II (22.4 × 11.84 × 1.0 mm) (Pb-free) | Industrial | | | CY7C1061DV33-10BVXI | 51-85178 | 48-ball VFBGA (8 × 9.5 × 1 mm) (Pb-free) (Dual Chip Enable) | | | | CY7C1061DV33-10BVJXI | | 48-ball VFBGA (8 × 9.5 × 1 mm) (Pb-free) (Dual Chip Enable - JEDEC compatible) | | | | CY7C1061DV33-10BV1XI | | 48-ball VFBGA (8 × 9.5 × 1 mm) (Pb-free) (Single Chip Enable) | | #### **Ordering Code Definitions** ## **Package Diagrams** Figure 12. 54-pin TSOP II (22.4 × 11.84 × 1.0 mm) Z54-II Package Outline, 51-85160 51-85160 \*C ## Package Diagrams (continued) Figure 13. 48-ball VFBGA (8 × 9.5 × 1.0 mm) BV48B Package Outline, 51-85178 51-85178 \*A ## **Acronyms** | Acronym | Description | | | | |---------|-----------------------------------------|--|--|--| | BHE | byte high enable | | | | | BLE | byte low enable | | | | | CE | chip enable | | | | | CMOS | complementary metal oxide semiconductor | | | | | I/O | input/output | | | | | OE | output enable | | | | | SRAM | static random access memory | | | | | TSOP | thin small outline package | | | | | TTL | transistor-transistor logic | | | | | VFBGA | very fine-pitch ball gird array | | | | | WE | write enable | | | | ## **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | | | | | |--------|-----------------|--|--|--|--| | °C | degree Celsius | | | | | | MHz | megahertz | | | | | | μΑ | microampere | | | | | | μS | microsecond | | | | | | mA | milliampere | | | | | | mm | millimeter | | | | | | ns | nanosecond | | | | | | Ω | ohm | | | | | | % | percent | | | | | | pF | picofarad | | | | | | V | volt | | | | | | W | watt | | | | | # **Document History Page** | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | |------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | ** | 201560 | SWI | See ECN | Advance data sheet for C9 IPP | | | *A | 233748 | RKF | See ECN | AC, DC parameters are modified as per EROS (Specification number 01-2165) Added Pb-free devices in the Ordering Information | | | *B | 469420 | NXR | See ECN | Converted from Advance Information to Preliminary Corrected typo in the Document Title Removed –8 and –12 speed bins from product offering Removed Commercial Operating Range Changed 2G-Ball of FBGA and pin 40 of TSOPII from DNU to NC Included the Maximum ratings for Static Discharge Voltage and Latch U Current on page 3 Changed I <sub>CC(Max)</sub> from 220 mA to 125 mA Changed I <sub>SB1(Max)</sub> from 70 mA to 30 mA Changed I <sub>SB2(Max)</sub> from 40 mA to 25 mA Specified the Overshoot specification in footnote 1. Updated the Ordering Information Table | | | *C | 499604 | NXR | See ECN | Added note 1 for NC pins Updated Test Condition for I <sub>CC</sub> in DC Electrical Characteristics table Updated the 48-Ball FBGA Package | | | *D | 1462583 | VKN /<br>AESA | See ECN | Converted from preliminary to final<br>Changed I <sub>CC</sub> specification from 125 mA to 175 mA<br>Updated thermal specs | | | *E | 2704415 | VKN /<br>PYRS | 05/11/09 | Included 48 FBGA -BVJXI package<br>Added footnote #2 | | | *F | 3109102 | AJU | 12/13/2010 | Added Ordering Code Definitions. Updated Package Diagrams. | | | *G | 3126531 | PRAS | 01/03/2011 | Added 48-ball VFBGA Single Chip Enable package. Updated Ordering Information. Added Acronyms. | | | *H | 3414708 | TAVA | 10/19/2011 | Updated Features. Updated DC Electrical Characteristics. Updated Switching Waveforms. Updated Package Diagrams. Added Units of Measure. Updated in new template. | | Document Number: 38-05476 Rev. \*H Page 16 of 17 ### Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Interface Lighting & Power Control Memory Optical & Image Sensing PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/image cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2004-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 38-05476 Rev. \*H Revised October 19, 2011 Page 17 of 17 All products and company names mentioned in this document may be the trademarks of their respective holders