SCCS066 - June 1997 - Revised March 2000 ### **Features** - Low power, pin-compatible replacement for LCX and LPT families - · 5V tolerant inputs and outputs - · 24 mA balanced drive outputs - · Power-off disable outputs permits live insertion - Edge-rate control circuitry for reduced noise - FCT-C speed at 4.6 ns - Latch-up performance exceeds JEDEC standard no. 17 - ESD > 2000V per MIL-STD-883D, Method 3015 - Typical output skew < 250ps - Industrial temperature range of -40°C to +85°C - TSSOP (19.6-mil pitch) or SSOP (25-mil pitch) - Typical V<sub>olp</sub> (ground bounce) performance exceeds Mil Std 883D - V<sub>CC</sub> = 2.7V to 3.6V ## **Functional Description** The CY74FCT163500 is an 18-bit universal bus transceiver that can be operated in transparent, latched, or clock modes by combining D-type latches and D-type flip-flops. Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch enable (LEAB and LEBA), and clock inputs (CLKAB and CLKBA) inputs. For A-to-B data flow, the device operates in transparent mode when LEAB is HIGH. When LEAB is LOW, the A data is latched if CLKAB is held at a HIGH or LOW logic level. If LEAB is LOW, the A bus data is stored in the latch/flip-flop on the HIGH-to-LOW transition of CLKAB. OEAB performs the output enable function on the B port. Data flow from B-to-A is similar to that of A-to-B and is controlled by OEBA, LEBA, and CLKBA. 18-Bit Registered Transceiver The CY74FCT163500 has 24-mA balanced output drivers with current limiting resistors in the outputs. This reduces the need for external terminating resistors and provides for minimal undershoot and reduced ground bounce. The inputs and outputs are capable of being driven by 5.0V busses, allowing them to be used in mixed voltage systems as translators. The outputs are also designed with a power off disable feature enabling them to be used in applications requiring live insertion. ### **Pin Summary** | Name | Description | |-------|--------------------------------------------------| | OEAB | A-to-B Output Enable Input | | OEBA | B-to-A Output Enable Input (Active LOW) | | LEAB | A-to-B Latch Enable Input | | LEBA | B-to-A Latch Enable Input | | CLKAB | A-to-B Clock Input (Active LOW) | | CLKBA | B-to-A Clock Input (Active LOW) | | А | A-to-B Data Inputs or B-to-A Three-State Outputs | | В | B-to-A Data Inputs or A-to-B Three-State Outputs | ### **Function Table**<sup>[1, 2]</sup> | | Inputs | | | | | | | | |------|--------|-------|---|------------------|--|--|--|--| | OEAB | LEAB | CLKAB | Α | В | | | | | | L | Х | Х | Х | Z | | | | | | Н | Н | Х | L | L | | | | | | Н | Н | Х | Н | Н | | | | | | Н | L | l | L | L | | | | | | Н | L | l | Н | Н | | | | | | Н | L | Н | Х | B <sup>[3]</sup> | | | | | | Н | L | L | Х | B <sup>[4]</sup> | | | | | # Maximum Ratings<sup>[5, 6]</sup> | (Above which the useful life may be impaired. For user guidelines, not tested.) | |---------------------------------------------------------------------------------| | Storage Temperature55°C to +125°C | | Ambient Temperature with Power Applied55°C to +125°C | | Supply Voltage Range 0.5V to +4.6V | | DC Input Voltage0.5V to +7.0V | | DC Output Voltage0.5V to +7.0V | | DC Output Current (Maximum Sink Current/Pin)60 to +120 mA | | Power Dissipation | | Static Discharge Voltage>2001V (per MIL-STD-883, Method 3015) | ### **Operating Range** | Range | Ambient<br>Temperature | v <sub>cc</sub> | |------------|------------------------|-----------------| | Industrial | -40°C to +85°C | 2.7V to 3.6V | ### Notes: - H = HIGH Voltage Level. L = LOW Voltage Level. X = Don't Care. Z = HIGH Impedance. \(^{\textstyle = HIGH-to-LOW Transition}\). A-to-B data flow is shown, B-to-A data flow is similar but uses OEBA, LEBA, and CLKBA. Output level before the indicated steady-state input conditions were established. Output level before the indicated steady-state input conditions were established, provided that \(\textstyle \textstyle # **Electrical Characteristics** Over the Operating Range $V_{CC}$ =2.7V to 3.6V | Parameter | Description | Test Conditions | Min. | Typ. <sup>[7]</sup> | Max. | Unit | |------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------|---------------------|------|------| | V <sub>IH</sub> | Input HIGH Voltage | All Inputs | 2.0 | | 5.5 | V | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | V | | V <sub>H</sub> | Input Hysteresis <sup>[8]</sup> | | | 100 | | mV | | V <sub>IK</sub> | Input Clamp Diode Voltage | V <sub>CC</sub> =Min., I <sub>IN</sub> =-18 mA | | -0.7 | -1.2 | V | | I <sub>IH</sub> | Input HIGH Current | V <sub>CC</sub> =Max., V <sub>I</sub> =5.5V | | | ±1 | μΑ | | I <sub>IL</sub> | Input LOW Current | V <sub>CC</sub> =Max., V <sub>I</sub> =GND. | | | ±1 | μΑ | | I <sub>OZH</sub> | High Impedance Output Current (Three-State Output pins) | V <sub>CC</sub> =Max., V <sub>OUT</sub> =5.5V | | | ±1 | μА | | I <sub>OZL</sub> | High Impedance Output Current (Three-State Output pins) | V <sub>CC</sub> =Max., V <sub>OUT</sub> =GND | | | ±1 | μА | | I <sub>ODL</sub> | Output LOW Current <sup>[9]</sup> | $V_{CC}$ =3.3V, $V_{IN}$ = $V_{IH}$ or $V_{IL}$ , $V_{OUT}$ =1.5V | 45 | | 180 | mA | | I <sub>ODH</sub> | Output HIGH Current <sup>[9]</sup> | V <sub>CC</sub> =3.3V, V <sub>IN</sub> =V <sub>IH</sub><br>or V <sub>IL</sub> , V <sub>OUT</sub> =1.5V | -45 | | -180 | mA | | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> =Min., I <sub>OH</sub> = -0.1 mA | V <sub>CC</sub> -0.2 | | | V | | | | $V_{CC}$ =3.0V, $I_{OH}$ = -8 mA | 2.4 | 3.0 | | V | | | | V <sub>CC</sub> =3.0V, I <sub>OH</sub> = -24 mA | 2.0 | 3.0 | | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> =Min., I <sub>OL</sub> = 0.1mA | | | 0.2 | V | | | | V <sub>CC</sub> =Min., I <sub>OL</sub> = 24 mA | | 0.3 | 0.5 | | | Ios | Short Circuit Current <sup>[9]</sup> | V <sub>CC</sub> =Max., V <sub>OUT</sub> =GND | -60 | -135 | -240 | mA | | I <sub>OFF</sub> | Power-Off Disable | V <sub>CC</sub> =0V, V <sub>OUT</sub> ≤4.5V | | | ±100 | μΑ | # **Capacitance**[8] $(T_A = +25^{\circ}C, f = 1.0 \text{ MHz})$ | Parameter | Description | Test Conditions | Typ. <sup>[7]</sup> | Max. | Unit | |------------------|--------------------|-----------------------|---------------------|------|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | 4.5 | 6.0 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 5.5 | 8.0 | pF | Typical values are at V<sub>CC</sub>=3.3V, T<sub>A</sub> = +25°C ambient. This parameter is specified but not tested. Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample and hold techniques are preferable in order to minimize internal chip heating and more accurately reflect operational values. Otherwise prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parametric tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last. # **Power Supply Characteristics** | Parameter | Description | Test Condition | ons | Typ. <sup>[7]</sup> | Max. | Unit | |------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------|---------------------|--------| | I <sub>CC</sub> | Quiescent Power Supply Current | V <sub>CC</sub> =Max. | V <sub>IN</sub> ≤0.2V,<br>V <sub>IN</sub> ≥V <sub>CC</sub> −0.2V | 0.1 | 10 | μΑ | | Δl <sub>CC</sub> | Quiescent Power Supply Current (TTL inputs HIGH) | V <sub>CC</sub> =Max. | V <sub>IN</sub> =V <sub>CC</sub> -0.6V <sup>[10]</sup> | 2.0 | 30 | μΑ | | ICCD | Dynamic Power Supply<br>Current <sup>[11]</sup> | V <sub>CC</sub> =Max., One Input Toggling,<br>50% Duty Cycle, Outputs Open,<br>OEAB=OEBA=V <sub>CC</sub> or GND | V <sub>IN</sub> =V <sub>CC</sub> or<br>V <sub>IN</sub> =GND | 50 | 75 | μA/MHz | | I <sub>C</sub> | Total Power Supply Current <sup>[12]</sup> | V <sub>CC</sub> =Max., f <sub>0</sub> =10 MHz<br>(CLKAB), f <sub>1</sub> =5 MHz, 50% Duty | V <sub>IN</sub> =V <sub>CC</sub> or<br>V <sub>IN</sub> =GND | 0.5 | 0.8 | mA | | | | Cycle, Outputs Open,<br>One Bit Toggling,<br>OEAB=OEBA=V <sub>CC</sub><br>LEAB=GND | V <sub>IN</sub> =V <sub>CC</sub> -0.6V or<br>V <sub>IN</sub> =GND | 0.5 | 0.8 | mA | | | | V <sub>CC</sub> =Max., f <sub>0</sub> =10 MHz,<br>f <sub>1</sub> =2.5 MHz, 50% Duty | V <sub>IN</sub> =V <sub>CC</sub> or<br>V <sub>IN</sub> =GND | 2.5 | 3.8 <sup>[13]</sup> | mA | | | | Cycle, Outputs Open, Eighteen Bits Toggling, OEAB=OEBA=V <sub>CC</sub> LEAB=GND | V <sub>IN</sub> =V <sub>CC</sub> -0.6V or<br>V <sub>IN</sub> =GND | 2.6 | 4.1 <sup>[13]</sup> | mA | ### Notes: 10. Per TTL driven input; all other inputs at V<sub>CC</sub> or GND. 11. This parameter is not directly testable, but is derived for use in Total Power Supply calculations. 12. I<sub>C</sub> = I<sub>QUIESCENT</sub> + I<sub>INPUTS</sub> + I<sub>DYNAMIC</sub> I<sub>C</sub> = I<sub>CC</sub>+ΔI<sub>CC</sub>D<sub>H</sub>N<sub>T</sub>+I<sub>CCD</sub>(f<sub>0</sub>N<sub>C</sub>/2 + f<sub>1</sub>N<sub>1</sub>) I<sub>CC</sub> = Quiescent Current with CMOS input levels $\begin{array}{lll} I_{CC}^{\circ} &=& I_{CC}+\Delta I_{CC}D_{H}N_{T}+I_{CCD}(f_{0}N_{C}/2+f_{1}N_{1})\\ I_{CC} &=& Quiescent Current with CMOS input levels\\ \Delta I_{CC} &=& Power Supply Current for a TTL HIGH input (V_{IN}=3.4V)\\ D_{H} &=& Duty Cycle for TTL inputs HIGH\\ N_{T} &=& Number of TTL inputs at D_{H}\\ I_{CCD} &=& Dynamic Current caused by an input transition pair (HLH or LHL)\\ f_{0} &=& Clock frequency for registered devices, otherwise zero\\ N_{C} &=& Number of clock inputs changing at f_{1}\\ f_{1} &=& Input signal frequency\\ N_{1} &=& Number of inputs changing at f_{1}\\ All currents are in milliamps and all frequencies are in megahertz. \\ \end{array}$ # **Switching Characteristics** Over the Operating Range $V_{CC} = 3.0 \text{V}$ to $3.6 \text{V}^{[.14, 15]}$ | | | | CY74FC | T163500A | CY74FC | T163500C | | | |--------------------------------------|----------------------------------------------------|-------------|--------|----------|--------|----------|------|--------------------------| | Parameter | Description | | Min. | Max. | Min. | Max. | Unit | Fig. No. <sup>[16]</sup> | | f <sub>MAX</sub> | CLKAB or CLKBA frequency | | | 150 | | 150 | MHz | | | t <sub>PLH</sub> | Propagation Delay<br>A to B or B to A | | 1.5 | 5.1 | 1.5 | 4.6 | ns | 1, 3 | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>LEBA to A, LEAB to B | | 1.5 | 5.6 | 1.5 | 5.3 | ns | 1, 5 | | t <sub>PLH</sub> | Propagation Delay CLKBA to A, CLKAB to B | | 1.5 | 5.6 | 1.5 | 5.3 | ns | 1, 5 | | t <sub>PZH</sub> | Output Enable Time<br>OEBA to A, OEAB to B | | 1.5 | 6.0 | 1.5 | 5.4 | ns | 1, 7, 8 | | t <sub>PHZ</sub> | Output Disable Time<br>OEBA to A, OEAB to B | | 1.5 | 5.6 | 1.5 | 5.2 | ns | 1, 7, 8 | | t <sub>SU</sub> | Set-Up Time, HIGH or LOW<br>A to CLKAB, B to CLKBA | | 3.0 | | 3.0 | | ns | 9 | | t <sub>H</sub> | Hold Time, HIGH or LOW<br>A to CLKAB, B to CLKBA | | 0 | | 0 | | ns | 9 | | t <sub>SU</sub> | Set-Up Time, HIGH or LOW | Clock HIGH | 3.0 | | 3.0 | | ns | 4 | | | A to LEAB, B to LEBA | Clock LOW | 1.5 | | 1.5 | | ns | 4 | | t <sub>H</sub> | Hold Time, HIGH or LOW<br>A to LEAB, B to LEBA | • | 1.5 | | 1.5 | | ns | 4 | | t <sub>W</sub> | LEAB or LEBA Pulse Width HIC | ЭH | 3.0 | | 2.5 | | ns | 5 | | t <sub>W</sub> | CLKAB or CLKBA Pulse Width | HIGH or LOW | 3.0 | | 3.0 | | ns | 5 | | t <sub>SK(O)</sub> | Output Skew <sup>[17]</sup> | | | 0.5 | | 0.5 | ns | | # Ordering Information CY74FCT163500 | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|------------------------|-----------------|-------------------------|--------------------| | 4.6 | CY74FCT163500CPACT | Z56 | 56-Lead (240-Mil) TSSOP | Industrial | | | CY74FCT163500CPVC/PVCT | O56 | 56-Lead (300-Mil) SSOP | | | 5.1 | CY74FCT163500APVC/PVCT | O56 | 56-Lead (300-Mil) SSOP | Industrial | Minimum limits are specified but not tested on Propagation Delays. For V<sub>CC</sub> =2.7, propagation delay, output enable and output disable times should be degraded by 20%. See "Parameter Measurement Information" in the General Information section. Skew between any two outputs of the same package switching in the same direction. This parameter is ensured by design. # **Package Diagrams** ### 56-Lead Shrunk Small Outline Package O56 ### 56-Lead Thin Shrunk Small Outline Package Z56 -SEATING PLANE ti.com 30-Mar-2005 ### PACKAGING INFORMATION | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins Package<br>Qty | Eco Plan (2) | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |--------------------|-----------------------|-----------------|--------------------|---------------------|--------------|------------------|------------------------------| | CY74FCT163500APVC | OBSOLETE | SSOP | DL | 56 | TBD | Call TI | Call TI | | CY74FCT163500APVCT | OBSOLETE | SSOP | DL | 56 | TBD | Call TI | Call TI | | CY74FCT163500CPAC | OBSOLETE | TSSOP | DGG | 56 | TBD | Call TI | Call TI | | CY74FCT163500CPACT | OBSOLETE | TSSOP | DGG | 56 | TBD | Call TI | Call TI | | CY74FCT163500CPVC | OBSOLETE | SSOP | DL | 56 | TBD | Call TI | Call TI | | CY74FCT163500CPVCT | OBSOLETE | SSOP | DL | 56 | TBD | Call TI | Call TI | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### DL (R-PDSO-G\*\*) ### **48 PINS SHOWN** ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). D. Falls within JEDEC MO-118 ### DGG (R-PDSO-G\*\*) ### PLASTIC SMALL-OUTLINE PACKAGE ### **48 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 ### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2005, Texas Instruments Incorporated