# DIGITAL 8000 SERIES SCHOTTKY TTL/MSI #### DESCRIPTION The 82S50 and 82S52 are gate arrays for decoding and logic conversion applications. The 82S50 converts 3 lines of input to a one-of-eight output. The fourth input line (D) is utilized as an inhibit to allow use in larger decoding networks. The 82S52 converts a 4 line input code (with 1-2-4-8 weighting) to a one-of-ten output as shown in the Truth Table. The 82S52 is a direct replacement for the 9301 with all outputs being forced high when a binary code greater than nine is applied to the inputs. The selected output is a logic "0". ### **FEATURES** - SCHOTTKY-CLAMPED TTL STRUCTURE - PNP INPUTS - INHIBIT INPUT FORCES ALL OUTPUTS HIGH (82S50) - 82S52 CAN REPLACE 9301 FOR HIGHER SPEED ## **LOGIC DIAGRAMS** ### **TRUTH TABLE** | INPUT STATE | | | | | OUTPUT STATES | | | | | | | | | | |-------------|------------|---|---|--|---------------|---|---|---|---|---|---|---|---|------| | | INFUISIALE | | | | 82\$50 | | | | | | | | 8 | 2852 | | А | В | С | D | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | 0 | 0 | 0 | 0 | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 1 | 0 | 0 | 0 | | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0 | 1 | 0 | 0 | | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 1 | 1 | 0 | 0 | | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | 0 | 0 | 1 | 0 | | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 1 | 0 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | | 0 | 1 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | | 1 | 1 | 1 | 0 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | | 0 | 0 | 0 | 1 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | | 1 | 0 | 0 | 1 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | 0 | 1 | 0 | 1 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 1 | 1 | 0 | 1 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0 | 0 | 1 | 1 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 1 | 0 | 1 | 1 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 0 | 1 | 1 | 1 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | 1 | 1 | 1 | 1 | | 11 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ## ELECTRICAL CHARACTERISTICS (Over Recommended Operating Temperature and Voltage) | CHARACTERISTICS | LIMITS | | | | | В | С | D | OUTPUTS | NOTES | |-------------------------|--------|-----|--------|-------|---------|------|------|------|---------|-------| | | MIN | TYP | MAX | UNITS | <b></b> | | ' | [ | | | | "1" Output Voltage | 2.7 | | | ٧ | | | | | -1mA | 10 | | "0" Output Voltage | | | 0.5 | V | | | | | 20mA | 10 | | "1" Input Current | | | | | | | | | | | | A, B, C, D | Ì | | 10 | μА | 4.5V | 4.5V | 4.5V | 4.5V | | | | "0" Input Current (ALL) | | | –400µA | mA | 0.5V | 0.5∨ | 0.5∨ | 0.5V | İ | | # $T_A = 25^{\circ}C$ and $V_{CC} = 5.0V$ | CHARACTERISTICS | LIMITS | | | | | В | С | D | оитритѕ | NOTES | |------------------------------------|--------|-----|--------|-------|----------|-------|-------|----------|---------|-------| | | MIN | TYP | MAX | UNITS | 1 | | ] | | | | | Turn-on Delay ton | | | 16 | ns | | | | | | 8 | | Turn-off Delay toff | _ | ļ | 16 | ns | | | | | , | 8 | | Power/Current Consumption | | | | | <b>D</b> | | | | | ĺ | | (82S50 Only) | | | 380/72 | mW/mA | 5.25V | 5.25V | 5.25V | ov. | | 11 | | (82S52 Only) | { | | 450/85 | mW/mA | | 1 | | <b> </b> | Ì | | | Input Clamp Voltage | | | -1.2 | V | -18mA | -18mA | -18mA | -18mA | Ì | | | Output Short Circuit Current (ALL) | -40 | | -100 | 1 | 4.0V | 4.0V | 4.0V | 4.0V | ov | 11 | #### NOTES: - All voltage measurements are referenced to the ground terminal. Terminals not specifically referenced are left electrically open. - 2. All measurements are taken with ground pin tied to zero volts. - 3. Positive current flow is defined as into the terminal referenced. - 4. Positive logic definition: - "UP" Level = "1". "DOWN" Level = "0". - Precautionary measures should be taken to ensure current limiting in accordance with Absolute Maximum Ratings should the isolation diodes become forward biased. - 6. Output source current is supplied through a resistor to ground. - 7. Output sink current is supplied through a resistor to VCC. - Refer to AC Test Figure. - Manufacturer reserves the right to make design and process changes and improvements. - Inputs for "1" and "0" output voltage test is per TRUTH table with threshold levels of 0.8V for logical "0" and 2.0V for logical "1". - 11. $V_{CC} = 5.25V$ . ## **AC TEST FIGURE AND WAVEFORMS**